0,0 → 1,141 |
############################################################## |
# |
# Xilinx Core Generator version 14.5 |
# Date: Thu Jun 20 12:43:44 2013 |
# |
############################################################## |
# |
# This file contains the customisation parameters for a |
# Xilinx CORE Generator IP GUI. It is strongly recommended |
# that you do not manually alter this file as it may cause |
# unexpected and unsupported behavior. |
# |
############################################################## |
# |
# Generated from component: xilinx.com:ip:chipscope_ila:1.05.a |
# |
############################################################## |
# |
# BEGIN Project Options |
SET addpads = false |
SET asysymbol = true |
SET busformat = BusFormatAngleBracketNotRipped |
SET createndf = false |
SET designentry = VHDL |
SET device = xc3s50an |
SET devicefamily = spartan3a |
SET flowvendor = Other |
SET formalverification = false |
SET foundationsym = false |
SET implementationfiletype = Ngc |
SET package = tqg144 |
SET removerpms = false |
SET simulationfiles = Behavioral |
SET speedgrade = -4 |
SET verilogsim = false |
SET vhdlsim = true |
# END Project Options |
# BEGIN Select |
SELECT ILA_(ChipScope_Pro_-_Integrated_Logic_Analyzer) family Xilinx,_Inc. 1.05.a |
# END Select |
# BEGIN Parameters |
CSET check_bramcount=false |
CSET component_name=ChipScope_ILA_18_1024 |
CSET constraint_type=external |
CSET counter_width_1=4 |
CSET counter_width_10=Disabled |
CSET counter_width_11=Disabled |
CSET counter_width_12=Disabled |
CSET counter_width_13=Disabled |
CSET counter_width_14=Disabled |
CSET counter_width_15=Disabled |
CSET counter_width_16=Disabled |
CSET counter_width_2=Disabled |
CSET counter_width_3=Disabled |
CSET counter_width_4=Disabled |
CSET counter_width_5=Disabled |
CSET counter_width_6=Disabled |
CSET counter_width_7=Disabled |
CSET counter_width_8=Disabled |
CSET counter_width_9=Disabled |
CSET data_port_width=18 |
CSET data_same_as_trigger=false |
CSET disable_save_keep=false |
CSET enable_storage_qualification=true |
CSET enable_trigger_output_port=true |
CSET example_design=false |
CSET exclude_from_data_storage_1=true |
CSET exclude_from_data_storage_10=true |
CSET exclude_from_data_storage_11=true |
CSET exclude_from_data_storage_12=true |
CSET exclude_from_data_storage_13=true |
CSET exclude_from_data_storage_14=true |
CSET exclude_from_data_storage_15=true |
CSET exclude_from_data_storage_16=true |
CSET exclude_from_data_storage_2=true |
CSET exclude_from_data_storage_3=true |
CSET exclude_from_data_storage_4=true |
CSET exclude_from_data_storage_5=true |
CSET exclude_from_data_storage_6=true |
CSET exclude_from_data_storage_7=true |
CSET exclude_from_data_storage_8=true |
CSET exclude_from_data_storage_9=true |
CSET match_type_1=basic_with_edges |
CSET match_type_10=basic_with_edges |
CSET match_type_11=basic_with_edges |
CSET match_type_12=basic_with_edges |
CSET match_type_13=basic_with_edges |
CSET match_type_14=basic_with_edges |
CSET match_type_15=basic_with_edges |
CSET match_type_16=basic_with_edges |
CSET match_type_2=basic_with_edges |
CSET match_type_3=basic_with_edges |
CSET match_type_4=basic_with_edges |
CSET match_type_5=basic_with_edges |
CSET match_type_6=basic_with_edges |
CSET match_type_7=basic_with_edges |
CSET match_type_8=basic_with_edges |
CSET match_type_9=basic_with_edges |
CSET match_units_1=3 |
CSET match_units_10=1 |
CSET match_units_11=1 |
CSET match_units_12=1 |
CSET match_units_13=1 |
CSET match_units_14=1 |
CSET match_units_15=1 |
CSET match_units_16=1 |
CSET match_units_2=1 |
CSET match_units_3=1 |
CSET match_units_4=1 |
CSET match_units_5=1 |
CSET match_units_6=1 |
CSET match_units_7=1 |
CSET match_units_8=1 |
CSET match_units_9=1 |
CSET max_sequence_levels=16 |
CSET number_of_trigger_ports=1 |
CSET sample_data_depth=1024 |
CSET sample_on=Rising |
CSET trigger_port_width_1=24 |
CSET trigger_port_width_10=8 |
CSET trigger_port_width_11=8 |
CSET trigger_port_width_12=8 |
CSET trigger_port_width_13=8 |
CSET trigger_port_width_14=8 |
CSET trigger_port_width_15=8 |
CSET trigger_port_width_16=8 |
CSET trigger_port_width_2=8 |
CSET trigger_port_width_3=8 |
CSET trigger_port_width_4=8 |
CSET trigger_port_width_5=8 |
CSET trigger_port_width_6=8 |
CSET trigger_port_width_7=8 |
CSET trigger_port_width_8=8 |
CSET trigger_port_width_9=8 |
CSET use_rpms=true |
# END Parameters |
# BEGIN Extra information |
MISC pkg_timestamp=2013-03-26T22:44:34Z |
# END Extra information |
GENERATE |
# CRC: ab76e1ca |