1 |
---------------------------------------------------------------------------------- |
1 |
---------------------------------------------------------------------------------- |
2 |
-- Company: www.mlab.cz |
2 |
-- Company: www.mlab.cz |
3 |
-- Based on code written by MIHO. |
3 |
-- Based on code written by MIHO. |
4 |
-- |
4 |
-- |
5 |
-- HW Design Name: S3AN01A |
5 |
-- HW Design Name: S3AN01A |
6 |
-- Project Name: Atomic Counter |
6 |
-- Project Name: Atomic Counter |
7 |
-- Target Devices: XC3S50AN-4 |
7 |
-- Target Devices: XC3S50AN-4 |
8 |
-- Tool versions: ISE 13.3 |
8 |
-- Tool versions: ISE 13.3 |
9 |
-- Description: Counter synchonised by GPS. |
9 |
-- Description: Counter up to 640 MHz synchonised by GPS. |
- |
|
10 |
-- Output frequency is displayed on the 7seg. LED display. |
- |
|
11 |
-- You can choice half or full frequency by DIPSW7. |
10 |
-- |
12 |
-- |
11 |
-- Dependencies: TTLPECL01A, GPS01A |
13 |
-- Dependencies: TTLPECL01A, GPS01A |
12 |
-- |
14 |
-- |
13 |
-- Version: $Id: gtime.vhd 3177 2013-07-17 23:48:47Z kakl $ |
15 |
-- Version: $Id: gtime.vhd 3177 2013-07-17 23:48:47Z kakl $ |
14 |
-- |
16 |
-- |
15 |
---------------------------------------------------------------------------------- |
17 |
---------------------------------------------------------------------------------- |
16 |
|
18 |
|
17 |
library IEEE; |
19 |
library IEEE; |
18 |
use IEEE.STD_LOGIC_1164.ALL; |
20 |
use IEEE.STD_LOGIC_1164.ALL; |
19 |
use IEEE.numeric_std.ALL; |
21 |
use IEEE.numeric_std.ALL; |
20 |
|
22 |
|
21 |
library UNISIM; |
23 |
library UNISIM; |
22 |
use UNISIM.vcomponents.all; |
24 |
use UNISIM.vcomponents.all; |
23 |
|
25 |
|
24 |
entity AtomicCounter is |
26 |
entity AtomicCounter is |
25 |
generic ( |
27 |
generic ( |
26 |
-- Top Value for 100MHz Clock Counter |
28 |
-- Top Value for 100MHz Clock Counter |
27 |
MAXCOUNT: integer := 10_000; -- Maximum for the first counter |
29 |
MAXCOUNT: integer := 10_000; -- Maximum for the first counter |
28 |
MUXCOUNT: integer := 100_000 -- LED Display Multiplex Clock Divider |
30 |
MUXCOUNT: integer := 100_000 -- LED Display Multiplex Clock Divider |
29 |
); |
31 |
); |
30 |
port ( |
32 |
port ( |
31 |
-- Clock on PCB |
33 |
-- Clock on PCB |
32 |
CLK100MHz: in std_logic; |
34 |
CLK100MHz: in std_logic; |
33 |
|
35 |
|
34 |
-- Mode Signals (usualy not used) |
36 |
-- Mode Signals (usualy not used) |
35 |
M: in std_logic_vector(2 downto 0); |
37 |
M: in std_logic_vector(2 downto 0); |
36 |
VS: in std_logic_vector(2 downto 0); |
38 |
VS: in std_logic_vector(2 downto 0); |
37 |
|
39 |
|
38 |
-- Dipswitch Inputs |
40 |
-- Dipswitch Inputs |
39 |
DIPSW: in std_logic_vector(7 downto 0); |
41 |
DIPSW: in std_logic_vector(7 downto 0); |
40 |
|
42 |
|
41 |
-- Push Buttons |
43 |
-- Push Buttons |
42 |
PB: in std_logic_vector(3 downto 0); |
44 |
PB: in std_logic_vector(3 downto 0); |
43 |
|
45 |
|
44 |
-- LED Bar Outputs |
46 |
-- LED Bar Outputs |
45 |
LED: out std_logic_vector(7 downto 0); |
47 |
LED: out std_logic_vector(7 downto 0); |
46 |
|
48 |
|
47 |
-- LED Display (8 digit with 7 segments and ddecimal point) |
49 |
-- LED Display (8 digit with 7 segments and ddecimal point) |
48 |
LD_A_n: out std_logic; |
50 |
LD_A_n: out std_logic; |
49 |
LD_B_n: out std_logic; |
51 |
LD_B_n: out std_logic; |
50 |
LD_C_n: out std_logic; |
52 |
LD_C_n: out std_logic; |
51 |
LD_D_n: out std_logic; |
53 |
LD_D_n: out std_logic; |
52 |
LD_E_n: out std_logic; |
54 |
LD_E_n: out std_logic; |
53 |
LD_F_n: out std_logic; |
55 |
LD_F_n: out std_logic; |
54 |
LD_G_n: out std_logic; |
56 |
LD_G_n: out std_logic; |
55 |
LD_DP_n: out std_logic; |
57 |
LD_DP_n: out std_logic; |
56 |
LD_0_n: out std_logic; |
58 |
LD_0_n: out std_logic; |
57 |
LD_1_n: out std_logic; |
59 |
LD_1_n: out std_logic; |
58 |
LD_2_n: out std_logic; |
60 |
LD_2_n: out std_logic; |
59 |
LD_3_n: out std_logic; |
61 |
LD_3_n: out std_logic; |
60 |
LD_4_n: out std_logic; |
62 |
LD_4_n: out std_logic; |
61 |
LD_5_n: out std_logic; |
63 |
LD_5_n: out std_logic; |
62 |
LD_6_n: out std_logic; |
64 |
LD_6_n: out std_logic; |
63 |
LD_7_n: out std_logic; |
65 |
LD_7_n: out std_logic; |
64 |
|
66 |
|
65 |
-- VGA Video Out Port |
67 |
-- VGA Video Out Port |
66 |
VGA_R: out std_logic_vector(1 downto 0); |
68 |
VGA_R: out std_logic_vector(1 downto 0); |
67 |
VGA_G: out std_logic_vector(1 downto 0); |
69 |
VGA_G: out std_logic_vector(1 downto 0); |
68 |
VGA_B: out std_logic_vector(1 downto 0); |
70 |
VGA_B: out std_logic_vector(1 downto 0); |
69 |
VGA_VS: out std_logic; |
71 |
VGA_VS: out std_logic; |
70 |
VGA_HS: out std_logic; |
72 |
VGA_HS: out std_logic; |
71 |
|
73 |
|
72 |
-- Bank 1 Pins - Inputs for this Test |
74 |
-- Bank 1 Pins - Inputs for this Test |
73 |
B: inout std_logic_vector(24 downto 0); |
75 |
B: inout std_logic_vector(24 downto 0); |
74 |
|
76 |
|
75 |
-- PS/2 Bidirectional Port (open collector, J31 and J32) |
77 |
-- PS/2 Bidirectional Port (open collector, J31 and J32) |
76 |
PS2_CLK1: inout std_logic; |
78 |
PS2_CLK1: inout std_logic; |
77 |
PS2_DATA1: inout std_logic; |
79 |
PS2_DATA1: inout std_logic; |
78 |
PS2_CLK2: inout std_logic; |
80 |
PS2_CLK2: inout std_logic; |
79 |
PS2_DATA2: inout std_logic; |
81 |
PS2_DATA2: inout std_logic; |
80 |
|
82 |
|
81 |
-- Diferencial Signals on 4 pin header (J7) |
83 |
-- Diferencial Signals on 4 pin header (J7) |
82 |
DIF1P: inout std_logic; |
84 |
DIF1P: inout std_logic; |
83 |
DIF1N: inout std_logic; |
85 |
DIF1N: inout std_logic; |
84 |
DIF2P: inout std_logic; |
86 |
DIF2P: inout std_logic; |
85 |
DIF2N: inout std_logic; |
87 |
DIF2N: inout std_logic; |
86 |
|
88 |
|
87 |
|
89 |
|
88 |
-- I2C Signals (on connector J30) |
90 |
-- I2C Signals (on connector J30) |
89 |
I2C_SCL: inout std_logic; |
91 |
I2C_SCL: inout std_logic; |
90 |
I2C_SDA: inout std_logic; |
92 |
I2C_SDA: inout std_logic; |
91 |
|
93 |
|
92 |
-- Diferencial Signals on SATA like connectors (not SATA capable, J28 and J29) |
94 |
-- Diferencial Signals on SATA like connectors (not SATA capable, J28 and J29) |
93 |
SD1AP: inout std_logic; |
95 |
SD1AP: inout std_logic; |
94 |
SD1AN: inout std_logic; |
96 |
SD1AN: inout std_logic; |
95 |
SD1BP: inout std_logic; |
97 |
SD1BP: inout std_logic; |
96 |
SD1BN: inout std_logic; |
98 |
SD1BN: inout std_logic; |
97 |
SD2AP: inout std_logic; |
99 |
SD2AP: inout std_logic; |
98 |
SD2AN: inout std_logic; |
100 |
SD2AN: inout std_logic; |
99 |
SD2BP: inout std_logic; |
101 |
SD2BP: inout std_logic; |
100 |
SD2BN: inout std_logic; |
102 |
SD2BN: inout std_logic; |
101 |
|
103 |
|
102 |
-- Analog In Out |
104 |
-- Analog In Out |
103 |
ANA_OUTD: out std_logic; |
105 |
ANA_OUTD: out std_logic; |
104 |
ANA_REFD: out std_logic; |
106 |
ANA_REFD: out std_logic; |
105 |
ANA_IND: in std_logic; |
107 |
ANA_IND: in std_logic; |
106 |
|
108 |
|
107 |
-- SPI Memory Interface |
109 |
-- SPI Memory Interface |
108 |
SPI_CS_n: inout std_logic; |
110 |
SPI_CS_n: inout std_logic; |
109 |
SPI_DO: inout std_logic; |
111 |
SPI_DO: inout std_logic; |
110 |
SPI_DI: inout std_logic; |
112 |
SPI_DI: inout std_logic; |
111 |
SPI_CLK: inout std_logic; |
113 |
SPI_CLK: inout std_logic; |
112 |
SPI_WP_n: inout std_logic |
114 |
SPI_WP_n: inout std_logic |
113 |
); |
115 |
); |
114 |
end entity AtomicCounter; |
116 |
end entity AtomicCounter; |
115 |
|
117 |
|
116 |
|
118 |
|
117 |
architecture AtomicCounter_a of AtomicCounter is |
119 |
architecture AtomicCounter_a of AtomicCounter is |
118 |
|
120 |
|
119 |
function to_bcd ( bin : std_logic_vector(15 downto 0) ) return std_logic_vector is |
121 |
function to_bcd ( bin : std_logic_vector(15 downto 0) ) return std_logic_vector is |
120 |
variable i : integer:=0; |
122 |
variable i : integer:=0; |
121 |
variable mybcd : std_logic_vector(19 downto 0) := (others => '0'); |
123 |
variable mybcd : std_logic_vector(19 downto 0) := (others => '0'); |
122 |
variable bint : std_logic_vector(15 downto 0) := bin; |
124 |
variable bint : std_logic_vector(15 downto 0) := bin; |
123 |
begin |
125 |
begin |
124 |
for i in 0 to 15 loop -- repeating 16 times. |
126 |
for i in 0 to 15 loop -- repeating 16 times. |
125 |
mybcd(19 downto 1) := mybcd(18 downto 0); --shifting the bits. |
127 |
mybcd(19 downto 1) := mybcd(18 downto 0); --shifting the bits. |
126 |
mybcd(0) := bint(15); |
128 |
mybcd(0) := bint(15); |
127 |
bint(15 downto 1) := bint(14 downto 0); |
129 |
bint(15 downto 1) := bint(14 downto 0); |
128 |
bint(0) :='0'; |
130 |
bint(0) :='0'; |
129 |
|
131 |
|
130 |
|
132 |
|
131 |
if(i < 15 and mybcd(3 downto 0) > "0100") then --add 3 if BCD digit is greater than 4. |
133 |
if(i < 15 and mybcd(3 downto 0) > "0100") then --add 3 if BCD digit is greater than 4. |
132 |
mybcd(3 downto 0) := std_logic_vector(unsigned(mybcd(3 downto 0)) + 3); |
134 |
mybcd(3 downto 0) := std_logic_vector(unsigned(mybcd(3 downto 0)) + 3); |
133 |
end if; |
135 |
end if; |
134 |
|
136 |
|
135 |
if(i < 15 and mybcd(7 downto 4) > "0100") then --add 3 if BCD digit is greater than 4. |
137 |
if(i < 15 and mybcd(7 downto 4) > "0100") then --add 3 if BCD digit is greater than 4. |
136 |
mybcd(7 downto 4) := std_logic_vector(unsigned(mybcd(7 downto 4)) + 3); |
138 |
mybcd(7 downto 4) := std_logic_vector(unsigned(mybcd(7 downto 4)) + 3); |
137 |
end if; |
139 |
end if; |
138 |
|
140 |
|
139 |
if(i < 15 and mybcd(11 downto 8) > "0100") then --add 3 if BCD digit is greater than 4. |
141 |
if(i < 15 and mybcd(11 downto 8) > "0100") then --add 3 if BCD digit is greater than 4. |
140 |
mybcd(11 downto 8) := std_logic_vector(unsigned(mybcd(11 downto 8)) + 3); |
142 |
mybcd(11 downto 8) := std_logic_vector(unsigned(mybcd(11 downto 8)) + 3); |
141 |
end if; |
143 |
end if; |
142 |
|
144 |
|
143 |
if(i < 15 and mybcd(15 downto 12) > "0100") then --add 3 if BCD digit is greater than 4. |
145 |
if(i < 15 and mybcd(15 downto 12) > "0100") then --add 3 if BCD digit is greater than 4. |
144 |
mybcd(15 downto 12) := std_logic_vector(unsigned(mybcd(15 downto 12)) + 3); |
146 |
mybcd(15 downto 12) := std_logic_vector(unsigned(mybcd(15 downto 12)) + 3); |
145 |
end if; |
147 |
end if; |
146 |
|
148 |
|
147 |
if(i < 15 and mybcd(19 downto 16) > "0100") then --add 3 if BCD digit is greater than 4. |
149 |
if(i < 15 and mybcd(19 downto 16) > "0100") then --add 3 if BCD digit is greater than 4. |
148 |
mybcd(19 downto 16) := std_logic_vector(unsigned(mybcd(19 downto 16)) + 3); |
150 |
mybcd(19 downto 16) := std_logic_vector(unsigned(mybcd(19 downto 16)) + 3); |
149 |
end if; |
151 |
end if; |
150 |
|
152 |
|
151 |
end loop; |
153 |
end loop; |
152 |
|
154 |
|
153 |
return mybcd; |
155 |
return mybcd; |
154 |
end to_bcd; |
156 |
end to_bcd; |
155 |
|
157 |
|
156 |
|
158 |
|
157 |
-- Counters |
159 |
-- Counters |
158 |
-- ---------------- |
160 |
-- ---------------- |
159 |
|
161 |
|
160 |
signal Counter: unsigned(13 downto 0) := "00000000000000"; -- Main Counter 1 Hz, max. 9.999 kHz (binary) |
162 |
signal Counter: unsigned(13 downto 0) := "00000000000000"; -- Main Counter 1 Hz, max. 9.999 kHz (binary) |
161 |
signal CounterMaxcount: unsigned(15 downto 0) := "0000000000000000"; -- Main Counter 10 kHz, max. 655.35 MHz (binary) |
163 |
signal CounterMaxcount: unsigned(15 downto 0) := "0000000000000000"; -- Main Counter 10 kHz, max. 655.35 MHz (binary) |
162 |
|
164 |
|
163 |
|
165 |
|
164 |
-- LED Display |
166 |
-- LED Display |
165 |
-- ----------- |
167 |
-- ----------- |
166 |
|
168 |
|
167 |
signal NumberPom: std_logic_vector(35 downto 0) := X"000000000"; -- Variable for bin/BCD conversion |
169 |
signal NumberPom: std_logic_vector(35 downto 0) := X"000000000"; -- Variable for bin/BCD conversion |
168 |
signal Number: std_logic_vector(35 downto 0) := X"000000000"; -- LED Display Input |
170 |
signal Number: std_logic_vector(35 downto 0) := X"000000000"; -- LED Display Input |
169 |
signal Freq: std_logic_vector(31 downto 0) := X"00000000"; -- Measured Frequency |
171 |
signal Freq: std_logic_vector(31 downto 0) := X"00000000"; -- Measured Frequency |
170 |
signal MuxCounter: unsigned(31 downto 0) := (others => '0'); -- LED Multiplex - Multiplex Clock Divider |
172 |
signal MuxCounter: unsigned(31 downto 0) := (others => '0'); -- LED Multiplex - Multiplex Clock Divider |
171 |
signal Enable: std_logic; |
173 |
signal Enable: std_logic; |
172 |
signal Digits: std_logic_vector(7 downto 0) := X"01"; -- LED Multiplex - Digit Counter - LED Digit Output |
174 |
signal Digits: std_logic_vector(7 downto 0) := X"01"; -- LED Multiplex - Digit Counter - LED Digit Output |
173 |
signal Segments: std_logic_vector(0 to 7); -- LED Segment Output |
175 |
signal Segments: std_logic_vector(0 to 7); -- LED Segment Output |
174 |
signal Code: std_logic_vector(3 downto 0); -- BCD to 7 Segment Decoder Output |
176 |
signal Code: std_logic_vector(3 downto 0); -- BCD to 7 Segment Decoder Output |
175 |
|
177 |
|
176 |
|
178 |
|
177 |
signal LO_CLOCK: std_logic; -- Frequency divided by 2 |
179 |
signal LO_CLOCK: std_logic; -- Frequency divided by 2 |
178 |
signal EXT_CLOCK: std_logic; -- Input Frequency |
180 |
signal EXT_CLOCK: std_logic; -- Input Frequency |
179 |
|
181 |
|
180 |
signal Decko: std_logic; -- D flip-flop |
182 |
signal Decko: std_logic; -- D flip-flop |
181 |
signal State: unsigned(2 downto 0) := (others => '0'); -- Inner states of automata |
183 |
signal State: unsigned(2 downto 0) := (others => '0'); -- Inner states of automata |
182 |
|
184 |
|
183 |
begin |
185 |
begin |
184 |
|
186 |
|
185 |
-- Input divider by 2 |
187 |
-- Input divider by 2 |
186 |
process (EXT_CLOCK) |
188 |
process (EXT_CLOCK) |
187 |
begin |
189 |
begin |
188 |
if rising_edge(EXT_CLOCK) then |
190 |
if rising_edge(EXT_CLOCK) then |
189 |
LO_CLOCK <= not LO_CLOCK; |
191 |
LO_CLOCK <= not LO_CLOCK; |
190 |
end if; |
192 |
end if; |
191 |
end process; |
193 |
end process; |
192 |
|
194 |
|
193 |
|
195 |
|
194 |
-- Counter |
196 |
-- Counter |
195 |
process (LO_CLOCK) |
197 |
process (LO_CLOCK) |
196 |
begin |
198 |
begin |
197 |
|
199 |
|
198 |
if rising_edge(LO_CLOCK) then |
200 |
if rising_edge(LO_CLOCK) then |
199 |
|
201 |
|
200 |
if (State = 3) or (State = 0) then |
202 |
if (State = 3) or (State = 0) then |
201 |
if Counter < MAXCOUNT-1 then |
203 |
if Counter < MAXCOUNT-1 then |
202 |
Counter <= Counter + 1; |
204 |
Counter <= Counter + 1; |
203 |
else |
205 |
else |
204 |
Counter <= (others => '0'); |
206 |
Counter <= (others => '0'); |
205 |
CounterMaxcount <= CounterMaxcount + 1; |
207 |
CounterMaxcount <= CounterMaxcount + 1; |
206 |
end if; |
208 |
end if; |
207 |
end if; |
209 |
end if; |
208 |
if (State = 1) then |
210 |
if (State = 1) then |
209 |
Freq(15 downto 0) <= std_logic_vector("00"&Counter); |
211 |
Freq(15 downto 0) <= std_logic_vector("00"&Counter); |
210 |
Freq(31 downto 16) <= std_logic_vector(CounterMaxcount); |
212 |
Freq(31 downto 16) <= std_logic_vector(CounterMaxcount); |
211 |
end if; |
213 |
end if; |
212 |
if (State = 2) then |
214 |
if (State = 2) then |
213 |
CounterMaxcount <= (others => '0'); |
215 |
CounterMaxcount <= (others => '0'); |
214 |
Counter <= (others => '0'); |
216 |
Counter <= (others => '0'); |
215 |
end if; |
217 |
end if; |
216 |
end if; |
218 |
end if; |
217 |
|
219 |
|
218 |
end process; |
220 |
end process; |
219 |
|
221 |
|
220 |
|
222 |
|
221 |
-- Sampling 1PPS signal |
223 |
-- Sampling 1PPS signal |
222 |
process (LO_CLOCK) |
224 |
process (LO_CLOCK) |
223 |
begin |
225 |
begin |
224 |
if rising_edge(LO_CLOCK) then |
226 |
if rising_edge(LO_CLOCK) then |
225 |
Decko <= B(22); |
227 |
Decko <= B(22); |
226 |
end if; |
228 |
end if; |
227 |
end process; |
229 |
end process; |
228 |
|
230 |
|
229 |
-- Automata for controlling the Counter |
231 |
-- Automata for controlling the Counter |
230 |
process (LO_CLOCK) |
232 |
process (LO_CLOCK) |
231 |
begin |
233 |
begin |
232 |
if rising_edge(LO_CLOCK) then |
234 |
if rising_edge(LO_CLOCK) then |
233 |
if (Decko = '1') then |
235 |
if (Decko = '1') then |
234 |
if (State < 3) then |
236 |
if (State < 3) then |
235 |
State <= State + 1; |
237 |
State <= State + 1; |
236 |
end if; |
238 |
end if; |
237 |
else |
239 |
else |
238 |
State <= (others => '0'); |
240 |
State <= (others => '0'); |
239 |
end if; |
241 |
end if; |
240 |
end if; |
242 |
end if; |
241 |
end process; |
243 |
end process; |
242 |
|
244 |
|
243 |
-- Coding to BCD for LED Display |
245 |
-- Coding to BCD for LED Display |
244 |
|
246 |
|
245 |
process (Decko) |
247 |
process (Decko) |
246 |
begin |
248 |
begin |
247 |
if falling_edge(Decko) then |
249 |
if falling_edge(Decko) then |
248 |
if DIPSW(7) = '0' then |
250 |
if DIPSW(7) = '0' then |
249 |
NumberPom(15 downto 0) <= to_bcd(Freq(15 downto 0))(15 downto 0); -- Half frequency |
251 |
NumberPom(15 downto 0) <= to_bcd(Freq(15 downto 0))(15 downto 0); -- Half frequency |
250 |
NumberPom(35 downto 16) <= to_bcd(Freq(31 downto 16))(19 downto 0); |
252 |
NumberPom(35 downto 16) <= to_bcd(Freq(31 downto 16))(19 downto 0); |
251 |
else |
253 |
else |
252 |
NumberPom(15 downto 0) <= to_bcd(Freq(14 downto 1)&"0")(15 downto 0); -- Full frequency |
254 |
NumberPom(15 downto 0) <= to_bcd(Freq(14 downto 1)&"0")(15 downto 0); -- Full frequency |
253 |
NumberPom(35 downto 16) <= to_bcd(Freq(30 downto 15))(19 downto 0); |
255 |
NumberPom(35 downto 16) <= to_bcd(Freq(30 downto 15))(19 downto 0); |
254 |
end if; |
256 |
end if; |
255 |
end if; |
257 |
end if; |
256 |
end process; |
258 |
end process; |
257 |
|
259 |
|
258 |
Number(35 downto 0) <= NumberPom(35 downto 0); |
260 |
Number(35 downto 0) <= NumberPom(35 downto 0); |
259 |
|
261 |
|
260 |
LED(7) <= Decko; -- Disply 1PPS pulse on LEDbar |
262 |
LED(7) <= Decko; -- Disply 1PPS pulse on LEDbar |
261 |
LED(6 downto 4) <= (others => '0'); |
263 |
LED(6 downto 4) <= (others => '0'); |
262 |
LED(3 downto 0) <= Number(35 downto 32); -- Disply 100-th of MHz on LEDbar |
264 |
LED(3 downto 0) <= Number(35 downto 32); -- Disply 100-th of MHz on LEDbar |
263 |
|
265 |
|
264 |
-- LED Display (multiplexed) |
266 |
-- LED Display (multiplexed) |
265 |
-- ========================= |
267 |
-- ========================= |
266 |
|
268 |
|
267 |
-- Connect LED Display Output Ports (negative outputs) |
269 |
-- Connect LED Display Output Ports (negative outputs) |
268 |
LD_A_n <= not (Segments(0) and Enable); |
270 |
LD_A_n <= not (Segments(0) and Enable); |
269 |
LD_B_n <= not (Segments(1) and Enable); |
271 |
LD_B_n <= not (Segments(1) and Enable); |
270 |
LD_C_n <= not (Segments(2) and Enable); |
272 |
LD_C_n <= not (Segments(2) and Enable); |
271 |
LD_D_n <= not (Segments(3) and Enable); |
273 |
LD_D_n <= not (Segments(3) and Enable); |
272 |
LD_E_n <= not (Segments(4) and Enable); |
274 |
LD_E_n <= not (Segments(4) and Enable); |
273 |
LD_F_n <= not (Segments(5) and Enable); |
275 |
LD_F_n <= not (Segments(5) and Enable); |
274 |
LD_G_n <= not (Segments(6) and Enable); |
276 |
LD_G_n <= not (Segments(6) and Enable); |
275 |
LD_DP_n <= not (Segments(7) and Enable); |
277 |
LD_DP_n <= not (Segments(7) and Enable); |
276 |
|
278 |
|
277 |
LD_0_n <= not Digits(0); |
279 |
LD_0_n <= not Digits(0); |
278 |
LD_1_n <= not Digits(1); |
280 |
LD_1_n <= not Digits(1); |
279 |
LD_2_n <= not Digits(2); |
281 |
LD_2_n <= not Digits(2); |
280 |
LD_3_n <= not Digits(3); |
282 |
LD_3_n <= not Digits(3); |
281 |
LD_4_n <= not Digits(4); |
283 |
LD_4_n <= not Digits(4); |
282 |
LD_5_n <= not Digits(5); |
284 |
LD_5_n <= not Digits(5); |
283 |
LD_6_n <= not Digits(6); |
285 |
LD_6_n <= not Digits(6); |
284 |
LD_7_n <= not Digits(7); |
286 |
LD_7_n <= not Digits(7); |
285 |
|
287 |
|
286 |
-- Time Multiplex |
288 |
-- Time Multiplex |
287 |
process (CLK100MHz) |
289 |
process (CLK100MHz) |
288 |
begin |
290 |
begin |
289 |
if rising_edge(CLK100MHz) then |
291 |
if rising_edge(CLK100MHz) then |
290 |
if MuxCounter < MUXCOUNT-1 then |
292 |
if MuxCounter < MUXCOUNT-1 then |
291 |
MuxCounter <= MuxCounter + 1; |
293 |
MuxCounter <= MuxCounter + 1; |
292 |
else |
294 |
else |
293 |
MuxCounter <= (others => '0'); |
295 |
MuxCounter <= (others => '0'); |
294 |
Digits(7 downto 0) <= Digits(6 downto 0) & Digits(7); -- Rotate Left |
296 |
Digits(7 downto 0) <= Digits(6 downto 0) & Digits(7); -- Rotate Left |
295 |
Enable <= '0'; |
297 |
Enable <= '0'; |
296 |
end if; |
298 |
end if; |
297 |
if MuxCounter > (MUXCOUNT-4) then |
299 |
if MuxCounter > (MUXCOUNT-4) then |
298 |
Enable <= '1'; |
300 |
Enable <= '1'; |
299 |
end if; |
301 |
end if; |
300 |
end if; |
302 |
end if; |
301 |
end process; |
303 |
end process; |
302 |
|
304 |
|
303 |
-- HEX to 7 Segmet Decoder |
305 |
-- HEX to 7 Segmet Decoder |
304 |
-- -- A |
306 |
-- -- A |
305 |
-- | | F B |
307 |
-- | | F B |
306 |
-- -- G |
308 |
-- -- G |
307 |
-- | | E C |
309 |
-- | | E C |
308 |
-- -- D H |
310 |
-- -- D H |
309 |
-- ABCDEFGH |
311 |
-- ABCDEFGH |
310 |
Segments <= "11111100" when Code="0000" else -- Digit 0 |
312 |
Segments <= "11111100" when Code="0000" else -- Digit 0 |
311 |
"01100000" when Code="0001" else -- Digit 1 |
313 |
"01100000" when Code="0001" else -- Digit 1 |
312 |
"11011010" when Code="0010" else -- Digit 2 |
314 |
"11011010" when Code="0010" else -- Digit 2 |
313 |
"11110010" when Code="0011" else -- Digit 3 |
315 |
"11110010" when Code="0011" else -- Digit 3 |
314 |
"01100110" when Code="0100" else -- Digit 4 |
316 |
"01100110" when Code="0100" else -- Digit 4 |
315 |
"10110110" when Code="0101" else -- Digit 5 |
317 |
"10110110" when Code="0101" else -- Digit 5 |
316 |
"10111110" when Code="0110" else -- Digit 6 |
318 |
"10111110" when Code="0110" else -- Digit 6 |
317 |
"11100000" when Code="0111" else -- Digit 7 |
319 |
"11100000" when Code="0111" else -- Digit 7 |
318 |
"11111110" when Code="1000" else -- Digit 8 |
320 |
"11111110" when Code="1000" else -- Digit 8 |
319 |
"11110110" when Code="1001" else -- Digit 9 |
321 |
"11110110" when Code="1001" else -- Digit 9 |
320 |
"11101110" when Code="1010" else -- Digit A |
322 |
"11101110" when Code="1010" else -- Digit A |
321 |
"00111110" when Code="1011" else -- Digit b |
323 |
"00111110" when Code="1011" else -- Digit b |
322 |
"10011100" when Code="1100" else -- Digit C |
324 |
"10011100" when Code="1100" else -- Digit C |
323 |
"01111010" when Code="1101" else -- Digit d |
325 |
"01111010" when Code="1101" else -- Digit d |
324 |
"10011110" when Code="1110" else -- Digit E |
326 |
"10011110" when Code="1110" else -- Digit E |
325 |
"10001110" when Code="1111" else -- Digit F |
327 |
"10001110" when Code="1111" else -- Digit F |
326 |
"00000000"; |
328 |
"00000000"; |
327 |
|
329 |
|
328 |
Code <= Number( 3 downto 0) when Digits="00000001" else |
330 |
Code <= Number( 3 downto 0) when Digits="00000001" else |
329 |
Number( 7 downto 4) when Digits="00000010" else |
331 |
Number( 7 downto 4) when Digits="00000010" else |
330 |
Number(11 downto 8) when Digits="00000100" else |
332 |
Number(11 downto 8) when Digits="00000100" else |
331 |
Number(15 downto 12) when Digits="00001000" else |
333 |
Number(15 downto 12) when Digits="00001000" else |
332 |
Number(19 downto 16) when Digits="00010000" else |
334 |
Number(19 downto 16) when Digits="00010000" else |
333 |
Number(23 downto 20) when Digits="00100000" else |
335 |
Number(23 downto 20) when Digits="00100000" else |
334 |
Number(27 downto 24) when Digits="01000000" else |
336 |
Number(27 downto 24) when Digits="01000000" else |
335 |
Number(31 downto 28) when Digits="10000000" else |
337 |
Number(31 downto 28) when Digits="10000000" else |
336 |
"0000"; |
338 |
"0000"; |
337 |
|
339 |
|
338 |
|
340 |
|
339 |
|
341 |
|
340 |
-- Diferencial In/Outs |
342 |
-- Diferencial In/Outs |
341 |
-- ======================== |
343 |
-- ======================== |
342 |
DIFbuffer1 : IBUFGDS |
344 |
DIFbuffer1 : IBUFGDS |
343 |
generic map ( |
345 |
generic map ( |
344 |
DIFF_TERM => FALSE, -- Differential Termination |
346 |
DIFF_TERM => FALSE, -- Differential Termination |
345 |
IBUF_DELAY_VALUE => "0", -- Specify the amount of added input delay for buffer, |
347 |
IBUF_DELAY_VALUE => "0", -- Specify the amount of added input delay for buffer, |
346 |
-- "0"-"16" |
348 |
-- "0"-"16" |
347 |
IOSTANDARD => "LVPECL_33") |
349 |
IOSTANDARD => "LVPECL_33") |
348 |
port map ( |
350 |
port map ( |
349 |
I => SD1AP, -- Diff_p buffer input (connect directly to top-level port) |
351 |
I => SD1AP, -- Diff_p buffer input (connect directly to top-level port) |
350 |
IB => SD1AN, -- Diff_n buffer input (connect directly to top-level port) |
352 |
IB => SD1AN, -- Diff_n buffer input (connect directly to top-level port) |
351 |
O => EXT_CLOCK -- Buffer output - Counter INPUT |
353 |
O => EXT_CLOCK -- Buffer output - Counter INPUT |
352 |
); |
354 |
); |
353 |
|
355 |
|
354 |
OBUFDS_inst : OBUFDS |
356 |
OBUFDS_inst : OBUFDS |
355 |
generic map ( |
357 |
generic map ( |
356 |
IOSTANDARD => "LVDS_33") |
358 |
IOSTANDARD => "LVDS_33") |
357 |
port map ( |
359 |
port map ( |
358 |
O => SD2AP, -- Diff_p output (connect directly to top-level port) |
360 |
O => SD2AP, -- Diff_p output (connect directly to top-level port) |
359 |
OB => SD2AN, -- Diff_n output (connect directly to top-level port) |
361 |
OB => SD2AN, -- Diff_n output (connect directly to top-level port) |
360 |
I => EXT_CLOCK -- Buffer input are connected directly to IBUFGDS |
362 |
I => EXT_CLOCK -- Buffer input are connected directly to IBUFGDS |
361 |
); |
363 |
); |
362 |
|
364 |
|
363 |
-- Output Signal on SATA Connector |
365 |
-- Output Signal on SATA Connector |
364 |
-- SD1AP <= 'Z'; -- Counter INPUT |
366 |
-- SD1AP <= 'Z'; -- Counter INPUT |
365 |
-- SD1AN <= 'Z'; |
367 |
-- SD1AN <= 'Z'; |
366 |
SD1BP <= 'Z'; |
368 |
SD1BP <= 'Z'; |
367 |
SD1BN <= 'Z'; |
369 |
SD1BN <= 'Z'; |
368 |
|
370 |
|
369 |
-- Input Here via SATA Cable |
371 |
-- Input Here via SATA Cable |
370 |
-- SD2AP <= 'Z'; -- Counter OUTPUT |
372 |
-- SD2AP <= 'Z'; -- Counter OUTPUT |
371 |
-- SD2AN <= 'Z'; |
373 |
-- SD2AN <= 'Z'; |
372 |
SD2BP <= 'Z'; |
374 |
SD2BP <= 'Z'; |
373 |
SD2BN <= 'Z'; |
375 |
SD2BN <= 'Z'; |
374 |
|
376 |
|
375 |
|
377 |
|
376 |
-- Unused Signals |
378 |
-- Unused Signals |
377 |
-- ============== |
379 |
-- ============== |
378 |
|
380 |
|
379 |
-- Differential inputs onn header |
381 |
-- Differential inputs onn header |
380 |
DIF1N <= 'Z'; |
382 |
DIF1N <= 'Z'; |
381 |
DIF1P <= 'Z'; |
383 |
DIF1P <= 'Z'; |
382 |
DIF2N <= 'Z'; |
384 |
DIF2N <= 'Z'; |
383 |
DIF2P <= 'Z'; |
385 |
DIF2P <= 'Z'; |
384 |
|
386 |
|
385 |
-- I2C Signals (on connector J30) |
387 |
-- I2C Signals (on connector J30) |
386 |
I2C_SCL <= 'Z'; |
388 |
I2C_SCL <= 'Z'; |
387 |
I2C_SDA <= 'Z'; |
389 |
I2C_SDA <= 'Z'; |
388 |
|
390 |
|
389 |
-- SPI Memory Interface |
391 |
-- SPI Memory Interface |
390 |
SPI_CS_n <= 'Z'; |
392 |
SPI_CS_n <= 'Z'; |
391 |
SPI_DO <= 'Z'; |
393 |
SPI_DO <= 'Z'; |
392 |
SPI_DI <= 'Z'; |
394 |
SPI_DI <= 'Z'; |
393 |
SPI_CLK <= 'Z'; |
395 |
SPI_CLK <= 'Z'; |
394 |
SPI_WP_n <= 'Z'; |
396 |
SPI_WP_n <= 'Z'; |
395 |
|
397 |
|
396 |
-- A/D |
398 |
-- A/D |
397 |
ANA_OUTD <= 'Z'; |
399 |
ANA_OUTD <= 'Z'; |
398 |
ANA_REFD <= 'Z'; |
400 |
ANA_REFD <= 'Z'; |
399 |
|
401 |
|
400 |
-- VGA |
402 |
-- VGA |
401 |
VGA_R <= "ZZ"; |
403 |
VGA_R <= "ZZ"; |
402 |
VGA_G <= "ZZ"; |
404 |
VGA_G <= "ZZ"; |
403 |
VGA_B <= "ZZ"; |
405 |
VGA_B <= "ZZ"; |
404 |
VGA_VS <= 'Z'; |
406 |
VGA_VS <= 'Z'; |
405 |
VGA_HS <= 'Z'; |
407 |
VGA_HS <= 'Z'; |
406 |
|
408 |
|
407 |
-- PS2 |
409 |
-- PS2 |
408 |
PS2_DATA2 <= 'Z'; |
410 |
PS2_DATA2 <= 'Z'; |
409 |
PS2_CLK2 <='Z'; |
411 |
PS2_CLK2 <='Z'; |
410 |
|
412 |
|
411 |
end architecture AtomicCounter_a; |
413 |
end architecture AtomicCounter_a; |