1 |
D G "__PCM__" 0 134 ""4.106"" |
1 |
D G "__PCM__" 0 44 ""4.106"" |
2 |
D G "__DEVICE__" 0 134 "887" |
2 |
D G "__DEVICE__" 0 44 "887" |
3 |
D G "__DATE__" 0 134 ""14-IV-13"" |
3 |
D G "__DATE__" 0 44 ""14-IV-13"" |
4 |
D G "__TIME__" 0 134 ""13:34:10"" "Standard Header file for the PIC16F887 device ////////////////" |
4 |
D G "__TIME__" 0 44 ""13:00:06"" "SHT25 sensor demo firmware" |
5 |
d G "PIN_A0" 2 20 "40" |
5 |
d G "PIN_A0" 2 20 "40" |
6 |
d G "PIN_A1" 2 21 "41" |
6 |
d G "PIN_A1" 2 21 "41" |
7 |
d G "PIN_A2" 2 22 "42" |
7 |
d G "PIN_A2" 2 22 "42" |
8 |
d G "PIN_A3" 2 23 "43" |
8 |
d G "PIN_A3" 2 23 "43" |
9 |
d G "PIN_A4" 2 24 "44" |
9 |
d G "PIN_A4" 2 24 "44" |
10 |
d G "PIN_A5" 2 25 "45" |
10 |
d G "PIN_A5" 2 25 "45" |
11 |
d G "PIN_A6" 2 26 "46" |
11 |
d G "PIN_A6" 2 26 "46" |
12 |
d G "PIN_A7" 2 27 "47" |
12 |
d G "PIN_A7" 2 27 "47" |
13 |
d G "PIN_B0" 2 29 "48" |
13 |
d G "PIN_B0" 2 29 "48" |
14 |
d G "PIN_B1" 2 30 "49" |
14 |
d G "PIN_B1" 2 30 "49" |
15 |
d G "PIN_B2" 2 31 "50" |
15 |
d G "PIN_B2" 2 31 "50" |
16 |
d G "PIN_B3" 2 32 "51" |
16 |
d G "PIN_B3" 2 32 "51" |
17 |
d G "PIN_B4" 2 33 "52" |
17 |
d G "PIN_B4" 2 33 "52" |
18 |
d G "PIN_B5" 2 34 "53" |
18 |
d G "PIN_B5" 2 34 "53" |
19 |
d G "PIN_B6" 2 35 "54" |
19 |
d G "PIN_B6" 2 35 "54" |
20 |
d G "PIN_B7" 2 36 "55" |
20 |
d G "PIN_B7" 2 36 "55" |
21 |
d G "PIN_C0" 2 38 "56" |
21 |
d G "PIN_C0" 2 38 "56" |
22 |
d G "PIN_C1" 2 39 "57" |
22 |
d G "PIN_C1" 2 39 "57" |
23 |
d G "PIN_C2" 2 40 "58" |
23 |
d G "PIN_C2" 2 40 "58" |
24 |
d G "PIN_C3" 2 41 "59" |
24 |
d G "PIN_C3" 2 41 "59" |
25 |
d G "PIN_C4" 2 42 "60" |
25 |
d G "PIN_C4" 2 42 "60" |
26 |
d G "PIN_C5" 2 43 "61" |
26 |
d G "PIN_C5" 2 43 "61" |
27 |
d G "PIN_C6" 2 44 "62" |
27 |
d G "PIN_C6" 2 44 "62" |
28 |
d G "PIN_C7" 2 45 "63" |
28 |
d G "PIN_C7" 2 45 "63" |
29 |
d G "PIN_D0" 2 47 "64" |
29 |
d G "PIN_D0" 2 47 "64" |
30 |
d G "PIN_D1" 2 48 "65" |
30 |
d G "PIN_D1" 2 48 "65" |
31 |
d G "PIN_D2" 2 49 "66" |
31 |
d G "PIN_D2" 2 49 "66" |
32 |
d G "PIN_D3" 2 50 "67" |
32 |
d G "PIN_D3" 2 50 "67" |
33 |
d G "PIN_D4" 2 51 "68" |
33 |
d G "PIN_D4" 2 51 "68" |
34 |
d G "PIN_D5" 2 52 "69" |
34 |
d G "PIN_D5" 2 52 "69" |
35 |
d G "PIN_D6" 2 53 "70" |
35 |
d G "PIN_D6" 2 53 "70" |
36 |
d G "PIN_D7" 2 54 "71" |
36 |
d G "PIN_D7" 2 54 "71" |
37 |
d G "PIN_E0" 2 56 "72" |
37 |
d G "PIN_E0" 2 56 "72" |
38 |
d G "PIN_E1" 2 57 "73" |
38 |
d G "PIN_E1" 2 57 "73" |
39 |
d G "PIN_E2" 2 58 "74" |
39 |
d G "PIN_E2" 2 58 "74" |
40 |
d G "PIN_E3" 2 59 "75" |
40 |
d G "PIN_E3" 2 59 "75" |
41 |
d G "FALSE" 2 62 "0" |
41 |
d G "FALSE" 2 62 "0" |
42 |
d G "TRUE" 2 63 "1" |
42 |
d G "TRUE" 2 63 "1" |
43 |
d G "BYTE" 2 65 "int8" |
43 |
d G "BYTE" 2 65 "int8" |
44 |
d G "BOOLEAN" 2 66 "int1" |
44 |
d G "BOOLEAN" 2 66 "int1" |
45 |
d G "getc" 2 68 "getch" |
45 |
d G "getc" 2 68 "getch" |
46 |
d G "fgetc" 2 69 "getch" |
46 |
d G "fgetc" 2 69 "getch" |
47 |
d G "getchar" 2 70 "getch" |
47 |
d G "getchar" 2 70 "getch" |
48 |
d G "putc" 2 71 "putchar" |
48 |
d G "putc" 2 71 "putchar" |
49 |
d G "fputc" 2 72 "putchar" |
49 |
d G "fputc" 2 72 "putchar" |
50 |
d G "fgets" 2 73 "gets" |
50 |
d G "fgets" 2 73 "gets" |
51 |
d G "fputs" 2 74 "puts" |
51 |
d G "fputs" 2 74 "puts" |
52 |
d G "WDT_FROM_SLEEP" 2 79 "3" |
52 |
d G "WDT_FROM_SLEEP" 2 79 "3" |
53 |
d G "WDT_TIMEOUT" 2 80 "11" |
53 |
d G "WDT_TIMEOUT" 2 80 "11" |
54 |
d G "MCLR_FROM_SLEEP" 2 81 "19" |
54 |
d G "MCLR_FROM_SLEEP" 2 81 "19" |
55 |
d G "MCLR_FROM_RUN" 2 82 "27" |
55 |
d G "MCLR_FROM_RUN" 2 82 "27" |
56 |
d G "NORMAL_POWER_UP" 2 83 "25" |
56 |
d G "NORMAL_POWER_UP" 2 83 "25" |
57 |
d G "BROWNOUT_RESTART" 2 84 "26" |
57 |
d G "BROWNOUT_RESTART" 2 84 "26" |
58 |
d G "T0_INTERNAL" 2 91 "0" |
58 |
d G "T0_INTERNAL" 2 91 "0" |
59 |
d G "T0_EXT_L_TO_H" 2 92 "32" |
59 |
d G "T0_EXT_L_TO_H" 2 92 "32" |
60 |
d G "T0_EXT_H_TO_L" 2 93 "48" |
60 |
d G "T0_EXT_H_TO_L" 2 93 "48" |
61 |
d G "T0_DIV_1" 2 95 "8" |
61 |
d G "T0_DIV_1" 2 95 "8" |
62 |
d G "T0_DIV_2" 2 96 "0" |
62 |
d G "T0_DIV_2" 2 96 "0" |
63 |
d G "T0_DIV_4" 2 97 "1" |
63 |
d G "T0_DIV_4" 2 97 "1" |
64 |
d G "T0_DIV_8" 2 98 "2" |
64 |
d G "T0_DIV_8" 2 98 "2" |
65 |
d G "T0_DIV_16" 2 99 "3" |
65 |
d G "T0_DIV_16" 2 99 "3" |
66 |
d G "T0_DIV_32" 2 100 "4" |
66 |
d G "T0_DIV_32" 2 100 "4" |
67 |
d G "T0_DIV_64" 2 101 "5" |
67 |
d G "T0_DIV_64" 2 101 "5" |
68 |
d G "T0_DIV_128" 2 102 "6" |
68 |
d G "T0_DIV_128" 2 102 "6" |
69 |
d G "T0_DIV_256" 2 103 "7" |
69 |
d G "T0_DIV_256" 2 103 "7" |
70 |
d G "T0_8_BIT" 2 106 "0" |
70 |
d G "T0_8_BIT" 2 106 "0" |
71 |
d G "RTCC_INTERNAL" 2 108 "0" "The following are provided for compatibility" |
71 |
d G "RTCC_INTERNAL" 2 108 "0" "The following are provided for compatibility" |
72 |
d G "RTCC_EXT_L_TO_H" 2 109 "32" "with older compiler versions" |
72 |
d G "RTCC_EXT_L_TO_H" 2 109 "32" "with older compiler versions" |
73 |
d G "RTCC_EXT_H_TO_L" 2 110 "48" |
73 |
d G "RTCC_EXT_H_TO_L" 2 110 "48" |
74 |
d G "RTCC_DIV_1" 2 111 "8" |
74 |
d G "RTCC_DIV_1" 2 111 "8" |
75 |
d G "RTCC_DIV_2" 2 112 "0" |
75 |
d G "RTCC_DIV_2" 2 112 "0" |
76 |
d G "RTCC_DIV_4" 2 113 "1" |
76 |
d G "RTCC_DIV_4" 2 113 "1" |
77 |
d G "RTCC_DIV_8" 2 114 "2" |
77 |
d G "RTCC_DIV_8" 2 114 "2" |
78 |
d G "RTCC_DIV_16" 2 115 "3" |
78 |
d G "RTCC_DIV_16" 2 115 "3" |
79 |
d G "RTCC_DIV_32" 2 116 "4" |
79 |
d G "RTCC_DIV_32" 2 116 "4" |
80 |
d G "RTCC_DIV_64" 2 117 "5" |
80 |
d G "RTCC_DIV_64" 2 117 "5" |
81 |
d G "RTCC_DIV_128" 2 118 "6" |
81 |
d G "RTCC_DIV_128" 2 118 "6" |
82 |
d G "RTCC_DIV_256" 2 119 "7" |
82 |
d G "RTCC_DIV_256" 2 119 "7" |
83 |
d G "RTCC_8_BIT" 2 120 "0" |
83 |
d G "RTCC_8_BIT" 2 120 "0" |
84 |
d G "WDT_18MS" 2 132 "8" |
84 |
d G "WDT_18MS" 2 132 "8" |
85 |
d G "WDT_36MS" 2 133 "9" |
85 |
d G "WDT_36MS" 2 133 "9" |
86 |
d G "WDT_72MS" 2 134 "10" |
86 |
d G "WDT_72MS" 2 134 "10" |
87 |
d G "WDT_144MS" 2 135 "11" |
87 |
d G "WDT_144MS" 2 135 "11" |
88 |
d G "WDT_288MS" 2 136 "12" |
88 |
d G "WDT_288MS" 2 136 "12" |
89 |
d G "WDT_576MS" 2 137 "13" |
89 |
d G "WDT_576MS" 2 137 "13" |
90 |
d G "WDT_1152MS" 2 138 "14" |
90 |
d G "WDT_1152MS" 2 138 "14" |
91 |
d G "WDT_2304MS" 2 139 "15" |
91 |
d G "WDT_2304MS" 2 139 "15" |
92 |
d G "WDT_ON" 2 143 "0x4100" |
92 |
d G "WDT_ON" 2 143 "0x4100" |
93 |
d G "WDT_OFF" 2 144 "0" |
93 |
d G "WDT_OFF" 2 144 "0" |
94 |
d G "WDT_DIV_16" 2 145 "0x100" |
94 |
d G "WDT_DIV_16" 2 145 "0x100" |
95 |
d G "WDT_DIV_8" 2 146 "0x300" |
95 |
d G "WDT_DIV_8" 2 146 "0x300" |
96 |
d G "WDT_DIV_4" 2 147 "0x500" |
96 |
d G "WDT_DIV_4" 2 147 "0x500" |
97 |
d G "WDT_DIV_2" 2 148 "0x700" |
97 |
d G "WDT_DIV_2" 2 148 "0x700" |
98 |
d G "WDT_TIMES_1" 2 149 "0x900" "Default" |
98 |
d G "WDT_TIMES_1" 2 149 "0x900" "Default" |
99 |
d G "WDT_TIMES_2" 2 150 "0xB00" |
99 |
d G "WDT_TIMES_2" 2 150 "0xB00" |
100 |
d G "WDT_TIMES_4" 2 151 "0xD00" |
100 |
d G "WDT_TIMES_4" 2 151 "0xD00" |
101 |
d G "WDT_TIMES_8" 2 152 "0xF00" |
101 |
d G "WDT_TIMES_8" 2 152 "0xF00" |
102 |
d G "WDT_TIMES_16" 2 153 "0x1100" |
102 |
d G "WDT_TIMES_16" 2 153 "0x1100" |
103 |
d G "WDT_TIMES_32" 2 154 "0x1300" |
103 |
d G "WDT_TIMES_32" 2 154 "0x1300" |
104 |
d G "WDT_TIMES_64" 2 155 "0x1500" |
104 |
d G "WDT_TIMES_64" 2 155 "0x1500" |
105 |
d G "WDT_TIMES_128" 2 156 "0x1700" |
105 |
d G "WDT_TIMES_128" 2 156 "0x1700" |
106 |
d G "T1_DISABLED" 2 162 "0" |
106 |
d G "T1_DISABLED" 2 162 "0" |
107 |
d G "T1_INTERNAL" 2 163 "5" |
107 |
d G "T1_INTERNAL" 2 163 "5" |
108 |
d G "T1_EXTERNAL" 2 164 "7" |
108 |
d G "T1_EXTERNAL" 2 164 "7" |
109 |
d G "T1_EXTERNAL_SYNC" 2 165 "3" |
109 |
d G "T1_EXTERNAL_SYNC" 2 165 "3" |
110 |
d G "T1_CLK_OUT" 2 167 "8" |
110 |
d G "T1_CLK_OUT" 2 167 "8" |
111 |
d G "T1_DIV_BY_1" 2 169 "0" |
111 |
d G "T1_DIV_BY_1" 2 169 "0" |
112 |
d G "T1_DIV_BY_2" 2 170 "0x10" |
112 |
d G "T1_DIV_BY_2" 2 170 "0x10" |
113 |
d G "T1_DIV_BY_4" 2 171 "0x20" |
113 |
d G "T1_DIV_BY_4" 2 171 "0x20" |
114 |
d G "T1_DIV_BY_8" 2 172 "0x30" |
114 |
d G "T1_DIV_BY_8" 2 172 "0x30" |
115 |
d G "T1_GATE" 2 174 "0x40" |
115 |
d G "T1_GATE" 2 174 "0x40" |
116 |
d G "T1_GATE_INVERTED" 2 175 "0xC0" |
116 |
d G "T1_GATE_INVERTED" 2 175 "0xC0" |
117 |
d G "T2_DISABLED" 2 180 "0" |
117 |
d G "T2_DISABLED" 2 180 "0" |
118 |
d G "T2_DIV_BY_1" 2 181 "4" |
118 |
d G "T2_DIV_BY_1" 2 181 "4" |
119 |
d G "T2_DIV_BY_4" 2 182 "5" |
119 |
d G "T2_DIV_BY_4" 2 182 "5" |
120 |
d G "T2_DIV_BY_16" 2 183 "6" |
120 |
d G "T2_DIV_BY_16" 2 183 "6" |
121 |
d G "CCP_OFF" 2 189 "0" |
121 |
d G "CCP_OFF" 2 189 "0" |
122 |
d G "CCP_CAPTURE_FE" 2 190 "4" |
122 |
d G "CCP_CAPTURE_FE" 2 190 "4" |
123 |
d G "CCP_CAPTURE_RE" 2 191 "5" |
123 |
d G "CCP_CAPTURE_RE" 2 191 "5" |
124 |
d G "CCP_CAPTURE_DIV_4" 2 192 "6" |
124 |
d G "CCP_CAPTURE_DIV_4" 2 192 "6" |
125 |
d G "CCP_CAPTURE_DIV_16" 2 193 "7" |
125 |
d G "CCP_CAPTURE_DIV_16" 2 193 "7" |
126 |
d G "CCP_COMPARE_SET_ON_MATCH" 2 194 "8" |
126 |
d G "CCP_COMPARE_SET_ON_MATCH" 2 194 "8" |
127 |
d G "CCP_COMPARE_CLR_ON_MATCH" 2 195 "9" |
127 |
d G "CCP_COMPARE_CLR_ON_MATCH" 2 195 "9" |
128 |
d G "CCP_COMPARE_INT" 2 196 "0xA" |
128 |
d G "CCP_COMPARE_INT" 2 196 "0xA" |
129 |
d G "CCP_COMPARE_RESET_TIMER" 2 197 "0xB" |
129 |
d G "CCP_COMPARE_RESET_TIMER" 2 197 "0xB" |
130 |
d G "CCP_PWM" 2 198 "0xC" |
130 |
d G "CCP_PWM" 2 198 "0xC" |
131 |
d G "CCP_PWM_PLUS_1" 2 199 "0x1c" |
131 |
d G "CCP_PWM_PLUS_1" 2 199 "0x1c" |
132 |
d G "CCP_PWM_PLUS_2" 2 200 "0x2c" |
132 |
d G "CCP_PWM_PLUS_2" 2 200 "0x2c" |
133 |
d G "CCP_PWM_PLUS_3" 2 201 "0x3c" |
133 |
d G "CCP_PWM_PLUS_3" 2 201 "0x3c" |
134 |
d G "CCP_PWM_H_H" 2 206 "0x0c" |
134 |
d G "CCP_PWM_H_H" 2 206 "0x0c" |
135 |
d G "CCP_PWM_H_L" 2 207 "0x0d" |
135 |
d G "CCP_PWM_H_L" 2 207 "0x0d" |
136 |
d G "CCP_PWM_L_H" 2 208 "0x0e" |
136 |
d G "CCP_PWM_L_H" 2 208 "0x0e" |
137 |
d G "CCP_PWM_L_L" 2 209 "0x0f" |
137 |
d G "CCP_PWM_L_L" 2 209 "0x0f" |
138 |
d G "CCP_PWM_FULL_BRIDGE" 2 211 "0x40" |
138 |
d G "CCP_PWM_FULL_BRIDGE" 2 211 "0x40" |
139 |
d G "CCP_PWM_FULL_BRIDGE_REV" 2 212 "0xC0" |
139 |
d G "CCP_PWM_FULL_BRIDGE_REV" 2 212 "0xC0" |
140 |
d G "CCP_PWM_HALF_BRIDGE" 2 213 "0x80" |
140 |
d G "CCP_PWM_HALF_BRIDGE" 2 213 "0x80" |
141 |
d G "CCP_SHUTDOWN_ON_COMP1" 2 215 "0x100000" |
141 |
d G "CCP_SHUTDOWN_ON_COMP1" 2 215 "0x100000" |
142 |
d G "CCP_SHUTDOWN_ON_COMP2" 2 216 "0x200000" |
142 |
d G "CCP_SHUTDOWN_ON_COMP2" 2 216 "0x200000" |
143 |
d G "CCP_SHUTDOWN_ON_COMP" 2 217 "0x300000" |
143 |
d G "CCP_SHUTDOWN_ON_COMP" 2 217 "0x300000" |
144 |
d G "CCP_SHUTDOWN_ON_INT0" 2 218 "0x400000" |
144 |
d G "CCP_SHUTDOWN_ON_INT0" 2 218 "0x400000" |
145 |
d G "CCP_SHUTDOWN_ON_COMP1_INT0" 2 219 "0x500000" |
145 |
d G "CCP_SHUTDOWN_ON_COMP1_INT0" 2 219 "0x500000" |
146 |
d G "CCP_SHUTDOWN_ON_COMP2_INT0" 2 220 "0x600000" |
146 |
d G "CCP_SHUTDOWN_ON_COMP2_INT0" 2 220 "0x600000" |
147 |
d G "CCP_SHUTDOWN_ON_COMP_INT0" 2 221 "0x700000" |
147 |
d G "CCP_SHUTDOWN_ON_COMP_INT0" 2 221 "0x700000" |
148 |
d G "CCP_SHUTDOWN_AC_L" 2 223 "0x000000" |
148 |
d G "CCP_SHUTDOWN_AC_L" 2 223 "0x000000" |
149 |
d G "CCP_SHUTDOWN_AC_H" 2 224 "0x040000" |
149 |
d G "CCP_SHUTDOWN_AC_H" 2 224 "0x040000" |
150 |
d G "CCP_SHUTDOWN_AC_F" 2 225 "0x080000" |
150 |
d G "CCP_SHUTDOWN_AC_F" 2 225 "0x080000" |
151 |
d G "CCP_SHUTDOWN_BD_L" 2 227 "0x000000" |
151 |
d G "CCP_SHUTDOWN_BD_L" 2 227 "0x000000" |
152 |
d G "CCP_SHUTDOWN_BD_H" 2 228 "0x010000" |
152 |
d G "CCP_SHUTDOWN_BD_H" 2 228 "0x010000" |
153 |
d G "CCP_SHUTDOWN_BD_F" 2 229 "0x020000" |
153 |
d G "CCP_SHUTDOWN_BD_F" 2 229 "0x020000" |
154 |
d G "CCP_SHUTDOWN_RESTART" 2 231 "0x80000000" |
154 |
d G "CCP_SHUTDOWN_RESTART" 2 231 "0x80000000" |
155 |
d G "CCP_PULSE_STEERING_A" 2 233 "0x01000000" |
155 |
d G "CCP_PULSE_STEERING_A" 2 233 "0x01000000" |
156 |
d G "CCP_PULSE_STEERING_B" 2 234 "0x02000000" |
156 |
d G "CCP_PULSE_STEERING_B" 2 234 "0x02000000" |
157 |
d G "CCP_PULSE_STEERING_C" 2 235 "0x04000000" |
157 |
d G "CCP_PULSE_STEERING_C" 2 235 "0x04000000" |
158 |
d G "CCP_PULSE_STEERING_D" 2 236 "0x08000000" |
158 |
d G "CCP_PULSE_STEERING_D" 2 236 "0x08000000" |
159 |
d G "CCP_PULSE_STEERING_SYNC" 2 237 "0x10000000" |
159 |
d G "CCP_PULSE_STEERING_SYNC" 2 237 "0x10000000" |
160 |
d G "SPI_MASTER" 2 245 "0x20" |
160 |
d G "SPI_MASTER" 2 245 "0x20" |
161 |
d G "SPI_SLAVE" 2 246 "0x24" |
161 |
d G "SPI_SLAVE" 2 246 "0x24" |
162 |
d G "SPI_L_TO_H" 2 247 "0" |
162 |
d G "SPI_L_TO_H" 2 247 "0" |
163 |
d G "SPI_H_TO_L" 2 248 "0x10" |
163 |
d G "SPI_H_TO_L" 2 248 "0x10" |
164 |
d G "SPI_CLK_DIV_4" 2 249 "0" |
164 |
d G "SPI_CLK_DIV_4" 2 249 "0" |
165 |
d G "SPI_CLK_DIV_16" 2 250 "1" |
165 |
d G "SPI_CLK_DIV_16" 2 250 "1" |
166 |
d G "SPI_CLK_DIV_64" 2 251 "2" |
166 |
d G "SPI_CLK_DIV_64" 2 251 "2" |
167 |
d G "SPI_CLK_T2" 2 252 "3" |
167 |
d G "SPI_CLK_T2" 2 252 "3" |
168 |
d G "SPI_SS_DISABLED" 2 253 "1" |
168 |
d G "SPI_SS_DISABLED" 2 253 "1" |
169 |
d G "SPI_SAMPLE_AT_END" 2 255 "0x8000" |
169 |
d G "SPI_SAMPLE_AT_END" 2 255 "0x8000" |
170 |
d G "SPI_XMIT_L_TO_H" 2 256 "0x4000" |
170 |
d G "SPI_XMIT_L_TO_H" 2 256 "0x4000" |
171 |
d G "UART_ADDRESS" 2 262 "2" |
171 |
d G "UART_ADDRESS" 2 262 "2" |
172 |
d G "UART_DATA" 2 263 "4" |
172 |
d G "UART_DATA" 2 263 "4" |
173 |
d G "UART_AUTODETECT" 2 264 "8" |
173 |
d G "UART_AUTODETECT" 2 264 "8" |
174 |
d G "UART_AUTODETECT_NOWAIT" 2 265 "9" |
174 |
d G "UART_AUTODETECT_NOWAIT" 2 265 "9" |
175 |
d G "UART_WAKEUP_ON_RDA" 2 266 "10" |
175 |
d G "UART_WAKEUP_ON_RDA" 2 266 "10" |
176 |
d G "UART_SEND_BREAK" 2 267 "13" |
176 |
d G "UART_SEND_BREAK" 2 267 "13" |
177 |
d G "NC_NC_NC_NC" 2 273 "0x00" |
177 |
d G "NC_NC_NC_NC" 2 273 "0x00" |
178 |
d G "NC_NC" 2 274 "0x00" |
178 |
d G "NC_NC" 2 274 "0x00" |
179 |
d G "CP1_A0_A3" 2 277 "0x00090080" |
179 |
d G "CP1_A0_A3" 2 277 "0x00090080" |
180 |
d G "CP1_A1_A3" 2 278 "0x000A0081" |
180 |
d G "CP1_A1_A3" 2 278 "0x000A0081" |
181 |
d G "CP1_B3_A3" 2 279 "0x00880082" |
181 |
d G "CP1_B3_A3" 2 279 "0x00880082" |
182 |
d G "CP1_B1_A3" 2 280 "0x00280083" |
182 |
d G "CP1_B1_A3" 2 280 "0x00280083" |
183 |
d G "CP1_A0_VREF" 2 281 "0x00010084" |
183 |
d G "CP1_A0_VREF" 2 281 "0x00010084" |
184 |
d G "CP1_A1_VREF" 2 282 "0x00020085" |
184 |
d G "CP1_A1_VREF" 2 282 "0x00020085" |
185 |
d G "CP1_B3_VREF" 2 283 "0x00800086" |
185 |
d G "CP1_B3_VREF" 2 283 "0x00800086" |
186 |
d G "CP1_B1_VREF" 2 284 "0x00200087" |
186 |
d G "CP1_B1_VREF" 2 284 "0x00200087" |
187 |
d G "CP1_OUT_ON_A4" 2 286 "0x00000020" |
187 |
d G "CP1_OUT_ON_A4" 2 286 "0x00000020" |
188 |
d G "CP1_INVERT" 2 287 "0x00000010" |
188 |
d G "CP1_INVERT" 2 287 "0x00000010" |
189 |
d G "CP1_ABSOLUTE_VREF" 2 288 "0x20000000" |
189 |
d G "CP1_ABSOLUTE_VREF" 2 288 "0x20000000" |
190 |
d G "CP2_A0_A2" 2 291 "0x00058000" |
190 |
d G "CP2_A0_A2" 2 291 "0x00058000" |
191 |
d G "CP2_A1_A2" 2 292 "0x00068100" |
191 |
d G "CP2_A1_A2" 2 292 "0x00068100" |
192 |
d G "CP2_B3_A2" 2 293 "0x00848200" |
192 |
d G "CP2_B3_A2" 2 293 "0x00848200" |
193 |
d G "CP2_B1_A2" 2 294 "0x00248300" |
193 |
d G "CP2_B1_A2" 2 294 "0x00248300" |
194 |
d G "CP2_A0_VREF" 2 295 "0x00018400" |
194 |
d G "CP2_A0_VREF" 2 295 "0x00018400" |
195 |
d G "CP2_A1_VREF" 2 296 "0x00028500" |
195 |
d G "CP2_A1_VREF" 2 296 "0x00028500" |
196 |
d G "CP2_B3_VREF" 2 297 "0x00808600" |
196 |
d G "CP2_B3_VREF" 2 297 "0x00808600" |
197 |
d G "CP2_B1_VREF" 2 298 "0x00208700" |
197 |
d G "CP2_B1_VREF" 2 298 "0x00208700" |
198 |
d G "CP2_OUT_ON_A5" 2 300 "0x00002000" |
198 |
d G "CP2_OUT_ON_A5" 2 300 "0x00002000" |
199 |
d G "CP2_INVERT" 2 301 "0x00001000" |
199 |
d G "CP2_INVERT" 2 301 "0x00001000" |
200 |
d G "CP2_ABSOLUTE_VREF" 2 302 "0x10000000" |
200 |
d G "CP2_ABSOLUTE_VREF" 2 302 "0x10000000" |
201 |
d G "CP2_T1_SYNC" 2 305 "0x01000000" |
201 |
d G "CP2_T1_SYNC" 2 305 "0x01000000" |
202 |
d G "CP2_T1_GATE" 2 306 "0x02000000" |
202 |
d G "CP2_T1_GATE" 2 306 "0x02000000" |
203 |
d G "VREF_LOW" 2 315 "0xa0" |
203 |
d G "VREF_LOW" 2 315 "0xa0" |
204 |
d G "VREF_HIGH" 2 316 "0x80" |
204 |
d G "VREF_HIGH" 2 316 "0x80" |
205 |
d G "OSC_31KHZ" 2 322 "1" |
205 |
d G "OSC_31KHZ" 2 322 "1" |
206 |
d G "OSC_125KHZ" 2 323 "0x11" |
206 |
d G "OSC_125KHZ" 2 323 "0x11" |
207 |
d G "OSC_250KHZ" 2 324 "0x21" |
207 |
d G "OSC_250KHZ" 2 324 "0x21" |
208 |
d G "OSC_500KHZ" 2 325 "0x31" |
208 |
d G "OSC_500KHZ" 2 325 "0x31" |
209 |
d G "OSC_1MHZ" 2 326 "0x41" |
209 |
d G "OSC_1MHZ" 2 326 "0x41" |
210 |
d G "OSC_2MHZ" 2 327 "0x51" |
210 |
d G "OSC_2MHZ" 2 327 "0x51" |
211 |
d G "OSC_4MHZ" 2 328 "0x61" |
211 |
d G "OSC_4MHZ" 2 328 "0x61" |
212 |
d G "OSC_8MHZ" 2 329 "0x71" |
212 |
d G "OSC_8MHZ" 2 329 "0x71" |
213 |
d G "OSC_INTRC" 2 330 "1" |
213 |
d G "OSC_INTRC" 2 330 "1" |
214 |
d G "OSC_NORMAL" 2 331 "0" |
214 |
d G "OSC_NORMAL" 2 331 "0" |
215 |
d G "OSC_STATE_STABLE" 2 333 "4" |
215 |
d G "OSC_STATE_STABLE" 2 333 "4" |
216 |
d G "OSC_31KHZ_STABLE" 2 334 "2" |
216 |
d G "OSC_31KHZ_STABLE" 2 334 "2" |
217 |
d G "ADC_OFF" 2 342 "0" "ADC Off" |
217 |
d G "ADC_OFF" 2 342 "0" "ADC Off" |
218 |
d G "ADC_CLOCK_DIV_2" 2 343 "0x100" |
218 |
d G "ADC_CLOCK_DIV_2" 2 343 "0x100" |
219 |
d G "ADC_CLOCK_DIV_8" 2 344 "0x40" |
219 |
d G "ADC_CLOCK_DIV_8" 2 344 "0x40" |
220 |
d G "ADC_CLOCK_DIV_32" 2 345 "0x80" |
220 |
d G "ADC_CLOCK_DIV_32" 2 345 "0x80" |
221 |
d G "ADC_CLOCK_INTERNAL" 2 346 "0xc0" "Internal 2-6us" |
221 |
d G "ADC_CLOCK_INTERNAL" 2 346 "0xc0" "Internal 2-6us" |
222 |
d G "sAN0" 2 350 "1" "| A0" |
222 |
d G "sAN0" 2 350 "1" "| A0" |
223 |
d G "sAN1" 2 351 "2" "| A1" |
223 |
d G "sAN1" 2 351 "2" "| A1" |
224 |
d G "sAN2" 2 352 "4" "| A2" |
224 |
d G "sAN2" 2 352 "4" "| A2" |
225 |
d G "sAN3" 2 353 "8" "| A3" |
225 |
d G "sAN3" 2 353 "8" "| A3" |
226 |
d G "sAN4" 2 354 "16" "| A5" |
226 |
d G "sAN4" 2 354 "16" "| A5" |
227 |
d G "sAN5" 2 355 "32" "| E0" |
227 |
d G "sAN5" 2 355 "32" "| E0" |
228 |
d G "sAN6" 2 356 "64" "| E1" |
228 |
d G "sAN6" 2 356 "64" "| E1" |
229 |
d G "sAN7" 2 357 "128" "| E2" |
229 |
d G "sAN7" 2 357 "128" "| E2" |
230 |
d G "sAN8" 2 358 "0x10000" "| B2" |
230 |
d G "sAN8" 2 358 "0x10000" "| B2" |
231 |
d G "sAN9" 2 359 "0x20000" "| B3" |
231 |
d G "sAN9" 2 359 "0x20000" "| B3" |
232 |
d G "sAN10" 2 360 "0x40000" "| B1" |
232 |
d G "sAN10" 2 360 "0x40000" "| B1" |
233 |
d G "sAN11" 2 361 "0x80000" "| B4" |
233 |
d G "sAN11" 2 361 "0x80000" "| B4" |
234 |
d G "sAN12" 2 362 "0x100000" "| B0" |
234 |
d G "sAN12" 2 362 "0x100000" "| B0" |
235 |
d G "sAN13" 2 363 "0x200000" "| B5" |
235 |
d G "sAN13" 2 363 "0x200000" "| B5" |
236 |
d G "NO_ANALOGS" 2 364 "0" "None" |
236 |
d G "NO_ANALOGS" 2 364 "0" "None" |
237 |
d G "ALL_ANALOG" 2 365 "0x1F00FF" "A0 A1 A2 A3 A5 E0 E1 E2 B0 B1 B2 B3 B4 B5" |
237 |
d G "ALL_ANALOG" 2 365 "0x1F00FF" "A0 A1 A2 A3 A5 E0 E1 E2 B0 B1 B2 B3 B4 B5" |
238 |
d G "VSS_VDD" 2 368 "0x0000" "| Range 0-Vdd" |
238 |
d G "VSS_VDD" 2 368 "0x0000" "| Range 0-Vdd" |
239 |
d G "VSS_VREF" 2 369 "0x1000" "| Range 0-Vref" |
239 |
d G "VSS_VREF" 2 369 "0x1000" "| Range 0-Vref" |
240 |
d G "VREF_VREF" 2 370 "0x3000" "| Range Vref-Vref" |
240 |
d G "VREF_VREF" 2 370 "0x3000" "| Range Vref-Vref" |
241 |
d G "VREF_VDD" 2 371 "0x2000" "| Range Vref-Vdd" |
241 |
d G "VREF_VDD" 2 371 "0x2000" "| Range Vref-Vdd" |
242 |
d G "ADC_START_AND_READ" 2 375 "7" "This is the default if nothing is specified" |
242 |
d G "ADC_START_AND_READ" 2 375 "7" "This is the default if nothing is specified" |
243 |
d G "ADC_START_ONLY" 2 376 "1" |
243 |
d G "ADC_START_ONLY" 2 376 "1" |
244 |
d G "ADC_READ_ONLY" 2 377 "6" |
244 |
d G "ADC_READ_ONLY" 2 377 "6" |
245 |
d G "L_TO_H" 2 389 "0x40" |
245 |
d G "L_TO_H" 2 389 "0x40" |
246 |
d G "H_TO_L" 2 390 "0" |
246 |
d G "H_TO_L" 2 390 "0" |
247 |
d G "GLOBAL" 2 392 "0x0BC0" |
247 |
d G "GLOBAL" 2 392 "0x0BC0" |
248 |
d G "INT_RTCC" 2 393 "0x000B20" |
248 |
d G "INT_RTCC" 2 393 "0x000B20" |
249 |
d G "INT_RB" 2 394 "0x01FF0B08" |
249 |
d G "INT_RB" 2 394 "0x01FF0B08" |
250 |
d G "INT_EXT_L2H" 2 395 "0x50000B10" |
250 |
d G "INT_EXT_L2H" 2 395 "0x50000B10" |
251 |
d G "INT_EXT_H2L" 2 396 "0x60000B10" |
251 |
d G "INT_EXT_H2L" 2 396 "0x60000B10" |
252 |
d G "INT_EXT" 2 397 "0x000B10" |
252 |
d G "INT_EXT" 2 397 "0x000B10" |
253 |
d G "INT_AD" 2 398 "0x008C40" |
253 |
d G "INT_AD" 2 398 "0x008C40" |
254 |
d G "INT_TBE" 2 399 "0x008C10" |
254 |
d G "INT_TBE" 2 399 "0x008C10" |
255 |
d G "INT_RDA" 2 400 "0x008C20" |
255 |
d G "INT_RDA" 2 400 "0x008C20" |
256 |
d G "INT_TIMER1" 2 401 "0x008C01" |
256 |
d G "INT_TIMER1" 2 401 "0x008C01" |
257 |
d G "INT_TIMER2" 2 402 "0x008C02" |
257 |
d G "INT_TIMER2" 2 402 "0x008C02" |
258 |
d G "INT_CCP1" 2 403 "0x008C04" |
258 |
d G "INT_CCP1" 2 403 "0x008C04" |
259 |
d G "INT_CCP2" 2 404 "0x008D01" |
259 |
d G "INT_CCP2" 2 404 "0x008D01" |
260 |
d G "INT_SSP" 2 405 "0x008C08" |
260 |
d G "INT_SSP" 2 405 "0x008C08" |
261 |
d G "INT_BUSCOL" 2 406 "0x008D08" |
261 |
d G "INT_BUSCOL" 2 406 "0x008D08" |
262 |
d G "INT_EEPROM" 2 407 "0x008D10" |
262 |
d G "INT_EEPROM" 2 407 "0x008D10" |
263 |
d G "INT_TIMER0" 2 408 "0x000B20" |
263 |
d G "INT_TIMER0" 2 408 "0x000B20" |
264 |
d G "INT_OSC_FAIL" 2 409 "0x008D80" |
264 |
d G "INT_OSC_FAIL" 2 409 "0x008D80" |
265 |
d G "INT_COMP" 2 410 "0x008D20" |
265 |
d G "INT_COMP" 2 410 "0x008D20" |
266 |
d G "INT_COMP2" 2 411 "0x008D40" |
266 |
d G "INT_COMP2" 2 411 "0x008D40" |
267 |
d G "INT_ULPWU" 2 412 "0x008D04" |
267 |
d G "INT_ULPWU" 2 412 "0x008D04" |
268 |
d G "INT_RB0" 2 413 "0x0010B08" |
268 |
d G "INT_RB0" 2 413 "0x0010B08" |
269 |
d G "INT_RB1" 2 414 "0x0020B08" |
269 |
d G "INT_RB1" 2 414 "0x0020B08" |
270 |
d G "INT_RB2" 2 415 "0x0040B08" |
270 |
d G "INT_RB2" 2 415 "0x0040B08" |
271 |
d G "INT_RB3" 2 416 "0x0080B08" |
271 |
d G "INT_RB3" 2 416 "0x0080B08" |
272 |
d G "INT_RB4" 2 417 "0x0100B08" |
272 |
d G "INT_RB4" 2 417 "0x0100B08" |
273 |
d G "INT_RB5" 2 418 "0x0200B08" |
273 |
d G "INT_RB5" 2 418 "0x0200B08" |
274 |
d G "INT_RB6" 2 419 "0x0400B08" |
274 |
d G "INT_RB6" 2 419 "0x0400B08" |
275 |
d G "INT_RB7" 2 420 "0x0800B08" |
275 |
d G "INT_RB7" 2 420 "0x0800B08" |
276 |
F G "SHT25_soft_reset" 0 3 "void()" |
276 |
D G "SHT25_HEATER_ON" 3 2 "0x04" |
277 |
C L "SHT25_soft_reset" 0 5 1 "FUNCTION" |
277 |
D G "SHT25_HEATER_OFF" 3 3 "0x00" |
278 |
C L "SHT25_soft_reset" 0 5 1 "FUNCTION" |
278 |
D G "SHT25_OTP_reload_off" 3 4 "0x02" |
279 |
C L "SHT25_soft_reset" 0 5 1 "FUNCTION" |
279 |
D G "SHT25_RH12_T14" 3 5 "0x00" |
280 |
C L "SHT25_soft_reset" 0 5 1 "FUNCTION" |
280 |
D G "SHT25_RH8_T12" 3 6 "0x01" |
281 |
D G "SHT25_HEATER_ON" 0 11 "0x04" |
281 |
D G "SHT25_RH10_T13" 3 7 "0x80" |
282 |
D G "SHT25_HEATER_OFF" 0 12 "0x00" |
282 |
D G "SHT25_RH11_T11" 3 8 "0x81" |
283 |
D G "SHT25_OTP_reload_off" 0 13 "0x02" |
283 |
D G "SHT25_ADDR" 3 10 "0x80" |
284 |
D G "SHT25_RH12_T14" 0 14 "0x00" |
284 |
F G "SHT25_soft_reset" 4 1 "void()" |
285 |
D G "SHT25_RH8_T12" 0 15 "0x01" |
285 |
C L "SHT25_soft_reset" 4 3 1 "FUNCTION" |
286 |
D G "SHT25_RH10_T13" 0 16 "0x80" |
286 |
C L "SHT25_soft_reset" 4 3 1 "FUNCTION" |
287 |
D G "SHT25_RH11_T11" 0 17 "0x81" |
287 |
C L "SHT25_soft_reset" 4 3 1 "FUNCTION" |
288 |
D G "SHT25_ADDR" 0 19 "0x80" |
288 |
C L "SHT25_soft_reset" 4 3 1 "FUNCTION" |
289 |
F G "SHT25_setup" 0 21 "int8(int8 setup_reg)" |
289 |
F G "SHT25_setup" 4 9 "int8(int8 setup_reg)" |
290 |
V L "setup_reg" 0 21 "int8" "writes to status register and returns its value" |
290 |
V L "setup_reg" 4 9 "int8" "writes to status register and returns its value" |
291 |
V L "reg" 0 23 "int8" |
291 |
V L "reg" 4 11 "int8" |
- |
|
292 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
292 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
293 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
293 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
294 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
294 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
295 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
295 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
296 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
- |
|
297 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
- |
|
298 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
- |
|
299 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
- |
|
300 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
- |
|
301 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
296 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
302 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
297 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
303 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
298 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
304 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
299 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
305 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
300 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
306 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
301 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
307 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
302 |
C L "SHT25_setup" 0 5 1 "FUNCTION" |
308 |
C L "SHT25_setup" 4 3 1 "FUNCTION" |
303 |
F G "SHT25_get_temp" 0 45 "float()" |
309 |
F G "SHT25_get_temp" 4 43 "float()" |
304 |
V L "MSB" 0 47 "int8" |
310 |
V L "MSB" 4 45 "int8" |
305 |
V L "LSB" 0 47 "int8" |
311 |
V L "LSB" 4 45 "int8" |
306 |
V L "Check" 0 47 "int8" |
312 |
V L "Check" 4 45 "int8" |
307 |
V L "data" 0 48 "int16" |
313 |
V L "data" 4 46 "int16" |
308 |
C L "SHT25_get_temp" 0 5 1 "FUNCTION" |
314 |
C L "SHT25_get_temp" 4 3 1 "FUNCTION" |
309 |
F G "SHT25_get_hum" 0 70 "float()" |
315 |
F G "SHT25_get_hum" 4 68 "float()" |
310 |
V L "MSB" 0 72 "int8" |
316 |
V L "MSB" 4 70 "int8" |
311 |
V L "LSB" 0 72 "int8" |
317 |
V L "LSB" 4 70 "int8" |
312 |
V L "Check" 0 72 "int8" |
318 |
V L "Check" 4 70 "int8" |
313 |
V L "data" 0 73 "int16" |
319 |
V L "data" 4 71 "int16" |
314 |
C L "SHT25_get_hum" 0 5 1 "FUNCTION" |
320 |
C L "SHT25_get_hum" 4 3 1 "FUNCTION" |
315 |
C L "SHT25_get_hum" 0 5 1 "FUNCTION" |
321 |
C L "SHT25_get_hum" 4 3 1 "FUNCTION" |
316 |
C L "SHT25_get_hum" 0 5 1 "FUNCTION" |
322 |
F G "MAIN" 0 8 "void()" |
317 |
C L "SHT25_get_hum" 0 5 1 "FUNCTION" |
323 |
V L "i" 0 10 "int8" |
318 |
F G "MAIN" 0 98 "void()" |
324 |
V L "sht_config" 0 10 "int8" |
319 |
V L "i" 0 100 "int8" |
325 |
C L "MAIN" 0 27 1 "FUNCTION" |
320 |
F B "reset_cpu" 0 0 |
326 |
F B "reset_cpu" 0 0 |
321 |
F B "abs" 1 0 |
327 |
F B "abs" 1 0 |
322 |
F B "sleep_ulpwu" 1 0 |
328 |
F B "sleep_ulpwu" 1 0 |
323 |
F B "sleep" 0 0 |
329 |
F B "sleep" 0 0 |
324 |
F B "delay_cycles" 1 0 |
330 |
F B "delay_cycles" 1 0 |
325 |
F B "read_bank" 2 0 |
331 |
F B "read_bank" 2 0 |
326 |
F B "write_bank" 3 0 |
332 |
F B "write_bank" 3 0 |
327 |
F B "shift_left" 2 2 |
333 |
F B "shift_left" 2 2 |
328 |
F B "shift_right" 2 2 |
334 |
F B "shift_right" 2 2 |
329 |
F B "rotate_left" 2 0 |
335 |
F B "rotate_left" 2 0 |
330 |
F B "rotate_right" 2 0 |
336 |
F B "rotate_right" 2 0 |
331 |
F B "_mul" 2 0 |
337 |
F B "_mul" 2 0 |
332 |
F B "memset" 3 0 |
338 |
F B "memset" 3 0 |
333 |
F B "isamoung" 2 0 |
339 |
F B "isamoung" 2 0 |
334 |
F B "isamong" 2 0 |
340 |
F B "isamong" 2 0 |
335 |
F B "bit_set" 2 0 |
341 |
F B "bit_set" 2 0 |
336 |
F B "bit_clear" 2 0 |
342 |
F B "bit_clear" 2 0 |
337 |
F B "bit_test" 2 0 |
343 |
F B "bit_test" 2 0 |
338 |
F B "toupper" 1 0 |
344 |
F B "toupper" 1 0 |
339 |
F B "tolower" 1 0 |
345 |
F B "tolower" 1 0 |
340 |
F B "swap" 1 0 |
346 |
F B "swap" 1 0 |
341 |
F B "printf" 1 255 |
347 |
F B "printf" 1 255 |
342 |
F B "fprintf" 1 255 |
348 |
F B "fprintf" 1 255 |
343 |
F B "sprintf" 1 255 |
349 |
F B "sprintf" 1 255 |
344 |
F B "make8" 2 0 |
350 |
F B "make8" 2 0 |
345 |
F B "make16" 2 0 |
351 |
F B "make16" 2 0 |
346 |
F B "make32" 1 255 |
352 |
F B "make32" 1 255 |
347 |
F B "label_address" 1 1 |
353 |
F B "label_address" 1 1 |
348 |
F B "goto_address" 1 0 |
354 |
F B "goto_address" 1 0 |
349 |
F B "_va_arg" 1 0 |
355 |
F B "_va_arg" 1 0 |
350 |
F B "offsetofbit" 2 2 |
356 |
F B "offsetofbit" 2 2 |
351 |
F B "enable_interrupts" 1 0 |
357 |
F B "enable_interrupts" 1 0 |
352 |
F B "disable_interrupts" 1 0 |
358 |
F B "disable_interrupts" 1 0 |
353 |
F B "interrupt_active" 1 0 |
359 |
F B "interrupt_active" 1 0 |
354 |
F B "clear_interrupt" 1 0 |
360 |
F B "clear_interrupt" 1 0 |
355 |
F B "jump_to_isr" 1 0 |
361 |
F B "jump_to_isr" 1 0 |
356 |
F B "ext_int_edge" 1 2 |
362 |
F B "ext_int_edge" 1 2 |
357 |
F B "read_eeprom" 1 0 |
363 |
F B "read_eeprom" 1 0 |
358 |
F B "write_eeprom" 2 0 |
364 |
F B "write_eeprom" 2 0 |
359 |
F B "read_program_eeprom" 1 0 |
365 |
F B "read_program_eeprom" 1 0 |
360 |
F B "write_program_eeprom" 2 0 |
366 |
F B "write_program_eeprom" 2 0 |
361 |
F B "write_program_memory" 4 0 |
367 |
F B "write_program_memory" 4 0 |
362 |
F B "write_program_memory8" 4 0 |
368 |
F B "write_program_memory8" 4 0 |
363 |
F B "read_program_memory" 4 0 |
369 |
F B "read_program_memory" 4 0 |
364 |
F B "read_program_memory8" 4 0 |
370 |
F B "read_program_memory8" 4 0 |
365 |
F B "erase_program_eeprom" 1 0 |
371 |
F B "erase_program_eeprom" 1 0 |
366 |
F B "strcpy" 2 0 |
372 |
F B "strcpy" 2 0 |
367 |
F B "memcpy" 3 0 |
373 |
F B "memcpy" 3 0 |
368 |
F B "strstr100" 2 0 |
374 |
F B "strstr100" 2 0 |
369 |
F B "output_high" 1 0 |
375 |
F B "output_high" 1 0 |
370 |
F B "output_low" 1 0 |
376 |
F B "output_low" 1 0 |
371 |
F B "input" 1 0 |
377 |
F B "input" 1 0 |
372 |
F B "input_state" 1 0 |
378 |
F B "input_state" 1 0 |
373 |
F B "output_float" 1 0 |
379 |
F B "output_float" 1 0 |
374 |
F B "output_drive" 1 0 |
380 |
F B "output_drive" 1 0 |
375 |
F B "output_bit" 1 1 |
381 |
F B "output_bit" 1 1 |
376 |
F B "output_toggle" 1 0 |
382 |
F B "output_toggle" 1 0 |
377 |
F B "output_a" 1 0 |
383 |
F B "output_a" 1 0 |
378 |
F B "output_b" 1 0 |
384 |
F B "output_b" 1 0 |
379 |
F B "output_c" 1 0 |
385 |
F B "output_c" 1 0 |
380 |
F B "output_d" 1 0 |
386 |
F B "output_d" 1 0 |
381 |
F B "output_e" 1 0 |
387 |
F B "output_e" 1 0 |
382 |
F B "input_a" 0 0 |
388 |
F B "input_a" 0 0 |
383 |
F B "input_b" 0 0 |
389 |
F B "input_b" 0 0 |
384 |
F B "input_c" 0 0 |
390 |
F B "input_c" 0 0 |
385 |
F B "input_d" 0 0 |
391 |
F B "input_d" 0 0 |
386 |
F B "input_e" 0 0 |
392 |
F B "input_e" 0 0 |
387 |
F B "set_tris_a" 1 0 |
393 |
F B "set_tris_a" 1 0 |
388 |
F B "set_tris_b" 1 0 |
394 |
F B "set_tris_b" 1 0 |
389 |
F B "set_tris_c" 1 0 |
395 |
F B "set_tris_c" 1 0 |
390 |
F B "set_tris_d" 1 0 |
396 |
F B "set_tris_d" 1 0 |
391 |
F B "set_tris_e" 1 0 |
397 |
F B "set_tris_e" 1 0 |
392 |
F B "get_tris_a" 0 0 |
398 |
F B "get_tris_a" 0 0 |
393 |
F B "get_tris_b" 0 0 |
399 |
F B "get_tris_b" 0 0 |
394 |
F B "get_tris_c" 0 0 |
400 |
F B "get_tris_c" 0 0 |
395 |
F B "get_tris_d" 0 0 |
401 |
F B "get_tris_d" 0 0 |
396 |
F B "get_tris_e" 0 0 |
402 |
F B "get_tris_e" 0 0 |
397 |
F B "input_change_a" 0 0 |
403 |
F B "input_change_a" 0 0 |
398 |
F B "input_change_b" 0 0 |
404 |
F B "input_change_b" 0 0 |
399 |
F B "input_change_c" 0 0 |
405 |
F B "input_change_c" 0 0 |
400 |
F B "input_change_d" 0 0 |
406 |
F B "input_change_d" 0 0 |
401 |
F B "input_change_e" 0 0 |
407 |
F B "input_change_e" 0 0 |
402 |
F B "port_b_pullups" 1 0 |
408 |
F B "port_b_pullups" 1 0 |
403 |
F B "setup_counters" 2 0 |
409 |
F B "setup_counters" 2 0 |
404 |
F B "setup_wdt" 1 0 |
410 |
F B "setup_wdt" 1 0 |
405 |
F B "restart_cause" 0 0 |
411 |
F B "restart_cause" 0 0 |
406 |
F B "restart_wdt" 0 0 |
412 |
F B "restart_wdt" 0 0 |
407 |
F B "get_rtcc" 0 0 |
413 |
F B "get_rtcc" 0 0 |
408 |
F B "set_rtcc" 1 0 |
414 |
F B "set_rtcc" 1 0 |
409 |
F B "get_timer0" 0 0 |
415 |
F B "get_timer0" 0 0 |
410 |
F B "set_timer0" 1 0 |
416 |
F B "set_timer0" 1 0 |
411 |
F B "setup_comparator" 1 0 |
417 |
F B "setup_comparator" 1 0 |
412 |
F B "setup_port_a" 1 0 |
418 |
F B "setup_port_a" 1 0 |
413 |
F B "setup_adc_ports" 1 0 |
419 |
F B "setup_adc_ports" 1 0 |
414 |
F B "setup_adc" 1 0 |
420 |
F B "setup_adc" 1 0 |
415 |
F B "set_adc_channel" 1 0 |
421 |
F B "set_adc_channel" 1 0 |
416 |
F B "read_adc" 0 1 |
422 |
F B "read_adc" 0 1 |
417 |
F B "adc_done" 0 0 |
423 |
F B "adc_done" 0 0 |
418 |
F B "setup_timer_0" 1 0 |
424 |
F B "setup_timer_0" 1 0 |
419 |
F B "setup_vref" 1 0 |
425 |
F B "setup_vref" 1 0 |
420 |
F B "setup_timer_1" 1 0 |
426 |
F B "setup_timer_1" 1 0 |
421 |
F B "get_timer1" 0 0 |
427 |
F B "get_timer1" 0 0 |
422 |
F B "set_timer1" 1 0 |
428 |
F B "set_timer1" 1 0 |
423 |
F B "setup_timer_2" 3 0 |
429 |
F B "setup_timer_2" 3 0 |
424 |
F B "get_timer2" 0 0 |
430 |
F B "get_timer2" 0 0 |
425 |
F B "set_timer2" 1 0 |
431 |
F B "set_timer2" 1 0 |
426 |
F B "setup_ccp1" 1 2 |
432 |
F B "setup_ccp1" 1 2 |
427 |
F B "set_pwm1_duty" 1 0 |
433 |
F B "set_pwm1_duty" 1 0 |
428 |
F B "setup_ccp2" 1 0 |
434 |
F B "setup_ccp2" 1 0 |
429 |
F B "set_pwm2_duty" 1 0 |
435 |
F B "set_pwm2_duty" 1 0 |
430 |
F B "setup_oscillator" 1 2 |
436 |
F B "setup_oscillator" 1 2 |
431 |
F B "setup_spi" 1 0 |
437 |
F B "setup_spi" 1 0 |
432 |
F B "spi_read" 0 1 |
438 |
F B "spi_read" 0 1 |
433 |
F B "spi_write" 1 0 |
439 |
F B "spi_write" 1 0 |
434 |
F B "spi_data_is_in" 0 0 |
440 |
F B "spi_data_is_in" 0 0 |
435 |
F B "setup_spi2" 1 0 |
441 |
F B "setup_spi2" 1 0 |
436 |
F B "spi_read2" 0 1 |
442 |
F B "spi_read2" 0 1 |
437 |
F B "spi_write2" 1 0 |
443 |
F B "spi_write2" 1 0 |
438 |
F B "spi_data_is_in2" 0 0 |
444 |
F B "spi_data_is_in2" 0 0 |
439 |
F B "brownout_enable" 1 0 |
445 |
F B "brownout_enable" 1 0 |
440 |
F B "delay_ms" 1 0 |
446 |
F B "delay_ms" 1 0 |
441 |
F B "delay_us" 1 0 |
447 |
F B "delay_us" 1 0 |
442 |
F B "i2c_read" 0 2 |
448 |
F B "i2c_read" 0 2 |
443 |
F B "i2c_write" 1 2 |
449 |
F B "i2c_write" 1 2 |
444 |
F B "i2c_start" 0 2 |
450 |
F B "i2c_start" 0 2 |
445 |
F B "i2c_stop" 0 1 |
451 |
F B "i2c_stop" 0 1 |
446 |
F B "i2c_isr_state" 0 1 |
452 |
F B "i2c_isr_state" 0 1 |
447 |
F B "putchar" 1 2 |
453 |
F B "putchar" 1 2 |
448 |
F B "puts" 1 2 |
454 |
F B "puts" 1 2 |
449 |
F B "getch" 0 1 |
455 |
F B "getch" 0 1 |
450 |
F B "gets" 1 3 |
456 |
F B "gets" 1 3 |
451 |
F B "kbhit" 0 1 |
457 |
F B "kbhit" 0 1 |