# LEON-G1 series quad-band GSM/GPRS data & voice modules

**System Integration Manual** 

#### Abstract

This document describes the features and integration of the LEON-G100 quad-band GSM/GPRS data and voice module. The LEON-G100 is a complete and cost efficient solution, bringing full feature quad-band GSM/GPRS data and voice transmission technology in a compact form factor.



29.5 x 18.9 x 3.0 mm

www.u-blox.com

UBX-13004888 - R02





| <b>Document Information</b> | ı                                    |             |
|-----------------------------|--------------------------------------|-------------|
| Title                       | LEON-G1 series                       |             |
| Subtitle                    | quad-band GSM/GPRS data & voice modu | les         |
| Document type               | System Integration Manual            |             |
| Document number             | UBX-13004888                         |             |
| Revision, date              | R02                                  | 22-Aug-2014 |
| Document status             | Production Information               |             |

#### **Document status explanation**

| Objective Specification      | Document contains target values. Revised and supplementary data will be published later.                 |
|------------------------------|----------------------------------------------------------------------------------------------------------|
| Advance Information          | Document contains data based on early testing. Revised and supplementary data will be published later.   |
| Early Production Information | Document contains data from product verification. Revised and supplementary data may be published later. |
| Production Information       | Document contains the final product specification.                                                       |

#### This document applies to the following products:

| Name      | Type number      | Firmware version | PCN / IN     |
|-----------|------------------|------------------|--------------|
| LEON-G100 | LEON-G100-06S-02 | 07.60.17         | UBX-13005361 |
|           | LEON-G100-07S-01 | 07.92            | UBX-13005361 |
|           | LEON-G100-08S-01 | 07.92            | UBX-13005361 |

u-blox® is a registered trademark of u-blox Holding AG in the EU and other countries. ARM® is the registered trademark of ARM Limited in the EU and other countries.

u-blox reserves all rights to this document and the information contained herein. Products, names, logos and designs described herein may in whole or in part be subject to intellectual property rights. Reproduction, use, modification or disclosure to third parties of this document or any part thereof without the express permission of u-blox is strictly prohibited.

The information contained herein is provided "as is" and u-blox assumes no liability for the use of the information. No warranty, either express or implied, is given, including but not limited, with respect to the accuracy, correctness, reliability and fitness for a particular purpose of the information. This document may be revised by u-blox at any time. For most recent documents, visit www.u-blox.com. Copyright © 2014, u-blox AG.



## Preface

## u-blox Technical Documentation

As part of our commitment to customer support, u-blox maintains an extensive volume of technical documentation for our products. In addition to our product-specific technical data sheets, the following manuals are available to assist u-blox customers in product design and development.

- **AT Commands Manual**: This document provides the description of the AT commands supported by the u-blox cellular modules.
- **System Integration Manual**: This document provides the description of u-blox cellular modules' system from the hardware and the software point of view, it provides hardware design guidelines for the optimal integration of the cellular modules in the application device and it provides information on how to set up production and final product tests on application devices integrating the cellular modules..
- **Application Note**: These documents provide guidelines and information on specific hardware and/or software topics on u-blox cellular modules. See Section Related documents for a list of Application Notes related to your cellular module.

## How to use this Manual

The LEON-G1 series System Integration Manual provides the necessary information to successfully design in and configure these u-blox cellular modules.

This manual has a modular structure. It is not necessary to read it from the beginning to the end.

The following symbols are used to highlight important information within the manual:

An index finger points out key information pertaining to module integration and performance.

#### A warning symbol indicates actions that could negatively impact or damage the module.

## Questions

If you have any questions about u-blox Cellular Integration, please:

- Read this manual carefully.
- Contact our information service on the homepage http://www.u-blox.com

## **Technical Support**

#### Worldwide Web

Our website (www.u-blox.com) is a rich pool of information. Product information and technical documents can be accessed 24h a day.

#### By E-mail

If you have technical problems or cannot find the required information in the provided documents, contact the closest Technical Support office. To ensure that we process your request as soon as possible, use our service pool email addresses rather than personal staff email addresses. Contact details are at the end of the document.

#### Helpful Information when Contacting Technical Support

When contacting Technical Support, have the following information ready:

- Module type (e.g. LEON-G100) and firmware version
- Module configuration
- Clear description of your question or the problem
- A short description of the application
- Your complete contact details



## Contents

| Cont | ıts                                                             | 4  |
|------|-----------------------------------------------------------------|----|
| 1 S  | tem description                                                 | 7  |
| 1.1  | • Overview                                                      |    |
| 1.2  | Architecture                                                    | 9  |
| 1.   | 1 Functional blocks                                             |    |
| 1.3  | Pin-out                                                         |    |
| 1.4  | Operating modes                                                 |    |
| 1.5  | Power management                                                |    |
| 1.   | 1 Power supply circuit overview                                 |    |
| 1.   | 2 Module supply (VCC)                                           |    |
| 1.   | 3 Current consumption profiles                                  |    |
| 1.   | 4 RTC supply (V_BCKP)                                           |    |
| 1.6  | System functions                                                |    |
| 1.   | 1 Module power on                                               |    |
| 1.   | 2 Module power off                                              |    |
| 1.   | 3 Module reset                                                  |    |
| 1.   | 4 Note: tri-stated external signal                              |    |
| 1.7  | RF connection                                                   |    |
| 1.8  | SIM interface                                                   |    |
| 1.   | 1 SIM functionality                                             |    |
| 1.9  | Serial communication                                            |    |
| 1.   | 1 Asynchronous serial interface (UART)                          |    |
| 1.   | 2 DDC (l <sup>2</sup> C) interface                              | 51 |
| 1.10 | Audio                                                           | 55 |
| 1.   | .1 Analog audio interface                                       | 55 |
| 1.   | .2 Digital audio interface                                      | 61 |
| 1.   | .3 Voice-band processing system                                 |    |
| 1.11 | ADC input                                                       |    |
| 1.   |                                                                 |    |
| 1.12 | General Purpose Input/Output (GPIO)                             |    |
| 1.13 | Schematic for module integration                                | 72 |
| 1.14 | Approvals                                                       |    |
| 1.   | .1 Product certification approval overview                      | 73 |
| 1.   | .2 Federal Communications Commission and Industry Canada notice | 74 |
| 1.   | .3 R&TTED and European Conformance CE mark                      |    |
| 2 D  | sign-in                                                         | 77 |
| 2.1  | Design-in checklist                                             |    |



| 2.1  | .1 Schematic checklist                                                |     |
|------|-----------------------------------------------------------------------|-----|
| 2.1  | .2 Layout checklist                                                   |     |
| 2.1  | .3 Antenna checklist                                                  |     |
| 2.2  | Design guidelines for layout                                          |     |
| 2.2  | Layout guidelines per pin function                                    |     |
| 2.2  | 2.2 Footprint and paste mask                                          |     |
| 2.2  | Placement                                                             | 86  |
| 2.3  | Module thermal resistance                                             | 86  |
| 2.4  | Antenna guidelines                                                    | 87  |
| 2.4  | Antenna termination                                                   | 88  |
| 2.4  | Antenna radiation                                                     | 89  |
| 2.4  | 5                                                                     |     |
| 2.5  | ESD immunity test precautions                                         |     |
| 2.5  |                                                                       |     |
| 2.5  |                                                                       |     |
| 2.5  | ESD application circuits                                              |     |
| 3 Fe | ature description                                                     | 97  |
| 3.1  | Network indication                                                    |     |
| 3.2  | Antenna detection                                                     |     |
| 3.3  | Jamming detection                                                     |     |
| 3.4  | Firewall                                                              |     |
| 3.5  | тср/ір                                                                |     |
| 3.5  | 5.1 Multiple IP addresses and sockets                                 |     |
| 3.6  | FTP                                                                   |     |
| 3.7  | НТТР                                                                  |     |
| 3.8  | SMTP                                                                  |     |
| 3.9  | AssistNow clients and GNSS integration                                |     |
| 3.10 | Hybrid positioning and CellLocate <sup>™</sup>                        |     |
| 3.1  | 0.1 Positioning through cellular information: CellLocate <sup>™</sup> |     |
| 3.1  | 0.2 Hybrid positioning                                                | 100 |
| 3.11 | Firmware (upgrade) Over AT (FOAT)                                     | 101 |
| 3.1  | 1.1 Overview                                                          | 101 |
| 3.1  | 1.2 FOAT procedure                                                    | 101 |
| 3.12 | Smart temperature management                                          | 102 |
| 3.1  | 2.1 Smart Temperature Supervisor (STS)                                | 102 |
| 3.1  | 2.2 Threshold definitions                                             | 104 |
| 3.13 | In-Band modem (eCall / ERA-GLONASS)                                   | 104 |
| 3.14 | Power saving                                                          | 105 |
| 4 Ha | andling and soldering                                                 |     |
| 4.1  | Packaging, shipping, storage and moisture preconditioning             |     |
| 4.2  | Soldering                                                             |     |
| 4.2  | -                                                                     |     |
| 4.2  |                                                                       |     |



| 4.2.3      | Optical inspection                      |     |
|------------|-----------------------------------------|-----|
| 4.2.4      | Cleaning                                |     |
| 4.2.5      | Repeated reflow soldering               |     |
| 4.2.6      | Wave soldering                          |     |
| 4.2.7      | Hand soldering                          |     |
| 4.2.8      | Rework                                  |     |
| 4.2.9      | Conformal coating                       |     |
| 4.2.10     | Casting                                 |     |
| 4.2.11     | Grounding metal covers                  |     |
| 4.2.12     | Use of ultrasonic processes             |     |
| 5 Produ    | ct testing                              |     |
|            | plox in-series production test          |     |
|            | st parameters for OEM manufacturer      |     |
| 5.2.1      | 'Go/No go' tests for integrated devices | 111 |
| 5.2.2      | Audio test                              | 111 |
| 5.2.3      | Functional tests providing RF operation | 113 |
| A Glossa   | ary                                     | 115 |
| Related d  | ocuments                                | 117 |
| Revision l | history                                 | 118 |
| Contort    |                                         | 440 |
| Contact    |                                         |     |



## **1** System description

## 1.1 Overview

LEON-G1 series modules are versatile 2.5G GSM/GPRS cellular modules in a miniature LCC (Leadless Chip Carrier) form factor.

LEON-G100 is a full feature quad-band GSM/GPRS cellular module with a comprehensive feature set including an extensive set of internet protocols. It also provides fully integrated access to u-blox GNSS positioning chips and modules, with embedded A-GNSS (AssistNow Online and AssistNow Offline) functionality.

LEON-G1 series cellular modules are certified and approved by the main regulatory bodies and operators, and RIL software for Android and Embedded Windows are available free of charge. LEON-G100 modules are manufactured in ISO/TS 16949 certified sites. Each module is tested and inspected during production. The modules are qualified according to ISO 16750 – Environmental conditions and electrical testing for electrical and electronic equipment for road vehicles.

Table 1 describes a summary of interfaces and features provided by LEON-G100 modules.

| Module        | Data<br>Rate             | Bands              | Int         | erfac | es                            |      | Au           | dio           |                    | Functions         |                   |                  |                 |     |                |                    |                          |                               |                     |              |             |                     |                  |
|---------------|--------------------------|--------------------|-------------|-------|-------------------------------|------|--------------|---------------|--------------------|-------------------|-------------------|------------------|-----------------|-----|----------------|--------------------|--------------------------|-------------------------------|---------------------|--------------|-------------|---------------------|------------------|
|               | GPRS multi-slot class 10 | GSM/GPRS quad-band | UART<br>SPI | USB   | DDC for u-blox GNSS receivers | GPIO | Analog Audio | Digital Audio | Network indication | Antenna detection | Jamming detection | Embedded TCP/UDP | FTP, HTTP, SMTP | SSL | GNSS via Modem | AssistNow software | FW update over AT (FOAT) | FW update over the air (FOTA) | eCall / ERA Glonass | DTMF decoder | CellLocate® | Low power idle-mode | Battery charging |
| LEON-G100-06S | •                        | •                  | 1           |       | 1                             | 5    | 2            | 1             | •                  | •                 | •                 | •                | •               |     | •              | •                  | •                        |                               |                     |              | •           | •                   |                  |
| LEON-G100-075 | •                        | •                  | 1           |       | 1                             | 5    | 2            | 1             | •                  | •                 | •                 | •                | ٠               |     | •              | •                  | ٠                        |                               | •                   | •            | •           | ٠                   |                  |
| LEON-G100-08S | •                        | •                  | 1           |       | 1                             | 5    | 2            | 1             | •                  | •                 | •                 | ٠                | •               |     | •              | •                  | •                        |                               | •                   | •            | •           | •                   |                  |

Table 1: LEON-G1 series features summary



Table 2 shows a summary of GSM/GPRS characteristics of LEON-G1 series modules.

| Item                       | LEON-G100                                                                                                                            |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| GSM/GPRS Protocol Stack    | 3GPP Release 99                                                                                                                      |
| Mobile Station Class       | Class B <sup>1</sup>                                                                                                                 |
| GSM/GPRS Bands             | GSM 850 MHz<br>E-GSM 900 MHz<br>DCS 1800 MHz<br>PCS 1900 MHz                                                                         |
| GSM/GPRS Power Class       | Class 4 (33 dBm) for 850/900<br>Class 1 (30 dBm) for 1800/1900                                                                       |
| Packet Switched Data Rate  | GPRS multi-slot class 10 <sup>2</sup><br>Coding scheme CS1-CS4<br>Up to 85.6 kb/s DL <sup>3</sup><br>Up to 42.8 kb/s UL <sup>3</sup> |
| Circuit Switched Data Rate | Up to 9.6 kb/s DL/UL <sup>3</sup><br>Transparent mode<br>Non transparent mode                                                        |
| Network Operation Modes    | I to III                                                                                                                             |

#### Table 2: LEON-G1 series GSM/GPRS characteristics summary

Encryption algorithms A5/1 for GSM and GPRS as well as the bearer service fax Group 3 Class 2.0 are supported. GPRS multi-slot class determines the maximum number of timeslots available for upload and download and thus the speed at which data can be transmitted and received: higher classes typically allow faster data transfer rates. The network automatically configures the number of timeslots used for reception or transmission (voice calls take precedence over GPRS traffic). The network also automatically configures channel encoding (CS1 to CS4). The maximum GPRS bit rate of the mobile station depends on the coding scheme and number of time slots.

<sup>&</sup>lt;sup>1</sup> Device can be attached to both GPRS and GSM services (i.e. Packet Switch and Circuit Switch mode) using one service at a time

<sup>&</sup>lt;sup>2</sup> GPRS multi-slot class 10 implies a maximum of 4 slots in DL (reception) and 2 slots in UL (transmission) with 5 slots in total

<sup>&</sup>lt;sup>3</sup> The maximum bit rate of the module depends on the current network settings



## **1.2 Architecture**



Figure 1: LEON-G100 block diagram



#### 1.2.1 Functional blocks

LEON-G1 series modules consist of the following functional blocks:

- RF
- Baseband
- Power Management

#### 1.2.1.1 RF

The RF block is composed of the following main elements:

- RF transceiver (integrated in the GSM/GPRS single chip) performing modulation, up-conversion of the baseband I/Q signals, down-conversion and demodulation of the RF received signals. The RF transceiver includes:
  - Constant gain direct conversion receiver with integrated LNAs;
  - Highly linear RF guadrature demodulator;
  - Digital Sigma-Delta transmitter modulator;
  - Fractional-N Sigma-Delta RF synthesizer;
  - 3.8 GHz VCO;

Digital controlled crystal oscillator.

- Transmit module, which amplifies the signals modulated by the RF transceiver and connects the single antenna input/output pin of the module to the suitable RX/TX path, via its integrated parts: Power amplifier;

  - Antenna switch;
- RX diplexer SAW (band pass) filters
- 26 MHz crystal, connected to the digital controlled crystal oscillator to perform the clock reference in active or connected mode

#### 1.2.1.2 Baseband

The Baseband block is composed of the following main elements:

- Baseband integrated in the GSM/GPRS single chip, including:
  - Microprocessor;
    - DSP (for GSM/GPRS Layer 1 and audio processing);
    - Peripheral blocks (for parallel control of the digital interfaces);
    - Audio analog front-end;
- Memory system in a multi-chip package integrating two devices:

NOR flash non-volatile memory;

- PSRAM volatile memory;
- 32.768 kHz crystal, connected to the oscillator of the RTC to perform the clock reference in idle or poweroff mode

#### 1.2.1.3 Power management

The Power Management block is composed of the following main elements:

• Voltage regulators integrated in the GSM/GPRS single chip for direct connection to battery



## 1.3 Pin-out

Table 3 describes the pin-out of LEON-G1 series modules, with pins grouped by function.

| Function | Pin           | No                                                 | I/O | Description                                                              | Remarks                                                                                                                                                                                                                                                                                                   |
|----------|---------------|----------------------------------------------------|-----|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power    | <b>VCC</b> 50 |                                                    | I   | Module Supply                                                            | Clean and stable supply is required: low ripple and low<br>voltage drop must be guaranteed.<br>Voltage provided has to be always above the minimum<br>limit of the operating range.<br>Consider that there are large current spike in<br>connected mode, when a GSM call is enabled.<br>See section 1.5.2 |
|          | GND           | 1, 3, 6, 7,<br>8, 17, 25,<br>36, 45, 46,<br>48, 49 | N/A | Ground                                                                   | GND pins are internally connected but good (low<br>impedance) external ground can improve RF<br>performances: all GND pins must be externally<br>connected to ground                                                                                                                                      |
|          | V_BCKP        | 2                                                  | I/O | Real Time Clock supply                                                   | V_BCKP = 2.0 V (typical) generated by the module to<br>supply Real Time Clock when VCC supply voltage is<br>within valid operating range.<br>See section 1.5.4                                                                                                                                            |
|          | VSIM          | 35                                                 | 0   | SIM supply                                                               | SIM supply automatically generated by the module.<br>See section 1.8                                                                                                                                                                                                                                      |
| RF       | ANT           | 47                                                 | I/O | RF antenna                                                               | 50 $\Omega$ nominal impedance. See section 1.7, 2.2.1.1 and 2.4                                                                                                                                                                                                                                           |
| Audio    | HS_DET        | 18                                                 | VO  | GPIO                                                                     | Internal active pull-up to 2.85 V enabled when the<br>"headset detection" function is enabled (default).<br>See section 1.12 and section 1.10.1.3                                                                                                                                                         |
|          | I2S_WA        | 26                                                 | 0   | l <sup>2</sup> S word alignment                                          | Check device specifications to ensure compatibility of<br>supported modes to LEON-G1 series module.<br>Add a test point to provide access to the pin for<br>debugging.<br>See section 1.10.2.                                                                                                             |
|          | I2S_TXD       | 27                                                 | 0   | l <sup>2</sup> S transmit data                                           | Check device specifications to ensure compatibility of<br>supported modes to LEON-G1 series module.<br>Add a test point to provide access to the pin for<br>debugging.<br>See section 1.10.2.                                                                                                             |
|          | I25_CLK       | 28                                                 | 0   | l <sup>2</sup> S clock                                                   | Check device specifications to ensure compatibility of<br>supported modes to LEON-G1 series module.<br>Add a test point to provide access to the pin for<br>debugging.<br>See section 1.10.2.                                                                                                             |
|          | I2S_RXD       | 29                                                 | I   | I <sup>2</sup> S receive data                                            | Internal active pull-up to 2.85 V enabled. Check device<br>specifications to ensure compatibility of supported<br>modes to LEON-G1 series module.<br>Add a test point to provide access to the pin for<br>debugging.<br>See section 1.10.2.                                                               |
|          | HS_P          | 37                                                 | 0   | First speaker output<br>with low power single-<br>ended analog audio     | This audio output is used when audio downlink path is<br>"Normal earpiece" or "Mono headset".<br>See section 1.10.1                                                                                                                                                                                       |
|          | SPK_P         | 38                                                 | 0   | Second speaker output<br>with high power<br>differential analog<br>audio | This audio output is used when audio downlink path is "Loudspeaker".<br>See section 1.10.1                                                                                                                                                                                                                |
|          | SPK_N         | 39                                                 | 0   | Second speaker output<br>with power differential<br>analog audio output  | This audio output is used when audio downlink path is "Loudspeaker".<br>See section 1.10.1                                                                                                                                                                                                                |



| Function | Pin       | No | I/O | Description                                                 | Remarks                                                                                                                               |
|----------|-----------|----|-----|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|          | MIC_BIAS2 | 41 | I   | Second microphone<br>analog signal input and<br>bias output | This audio input is used when audio uplink path is set<br>as "Headset Microphone".<br>See section 1.10.1                              |
|          | MIC_GND2  | 42 | I   | Second microphone<br>analog reference                       | Local ground of second microphone.<br>See section 1.10.1                                                                              |
|          | MIC_GND1  | 43 | I   | First microphone<br>analog reference                        | Local ground of the first microphone.<br>See section 1.10.1                                                                           |
|          | MIC_BIAS1 | 44 | I   | First microphone<br>analog signal input and<br>bias output  | This audio input is used when audio uplink path is set<br>as "Handset Microphone".<br>See section 1.10.1                              |
| SIM      | SIM_CLK   | 32 | 0   | SIM clock                                                   | Must meet SIM specifications<br>See section 1.8.                                                                                      |
|          | SIM_IO    | 33 | I/O | SIM data                                                    | Internal 4.7k pull-up to VSIM.<br>Must meet SIM specifications<br>See section 1.8.                                                    |
|          | SIM_RST   | 34 | 0   | SIM reset                                                   | Must meet SIM specifications<br>See section 1.8.                                                                                      |
| UART     | DSR       | 9  | 0   | UART data set ready                                         | Circuit 107 (DSR) in V.24.<br>See section 1.9.1.                                                                                      |
|          | RI        | 10 | 0   | UART ring indicator                                         | Circuit 125 (RI) in V.24.<br>See section 1.9.1.                                                                                       |
|          | DCD       | 11 | 0   | UART data carrier<br>detect                                 | Circuit 109 (DCD) in V.24.<br>See section 1.9.1.                                                                                      |
|          | DTR       | 12 | ļ   | UART data terminal<br>ready                                 | Internal active pull-up to 2.85 V enabled.<br>Circuit 108/2 (DTR) in V.24.<br>See section 1.9.1.                                      |
|          | RTS       | 13 | I   | UART ready to send                                          | Internal active pull-up to 2.85 V enabled.<br>Circuit 105 (RTS) in V.24.<br>See section 1.9.1.                                        |
|          | CTS       | 14 | 0   | UART clear to send                                          | Circuit 106 (CTS) in V.24.<br>See section 1.9.1.                                                                                      |
|          | TxD       | 15 | I   | UART transmitted data                                       | Internal active pull-up to 2.85 V enabled.<br>Circuit 103 (TxD) in V.24.<br>See section 1.9.1.                                        |
|          | RxD       | 16 | 0   | UART received data                                          | Circuit 104 (RxD) in V.24. See section 1.9.1.                                                                                         |
| DDC      | SCL       | 30 | 0   | I <sup>2</sup> C bus clock line                             | Fixed open drain. External pull-up required.<br>See section 1.9.2                                                                     |
|          | SDA       | 31 | I/O | l <sup>2</sup> C bus data line                              | Fixed open drain. External pull-up required.<br>See section 1.9.2                                                                     |
| ADC      | ADC1      | 5  | I   | ADC input                                                   | Resolution: 12 bits.<br>Consider that the impedance of this input changes<br>depending on the operative mode<br>See section 1.11      |
| GPIO     | GPIO1     | 20 | I/O | GPIO                                                        | Add a test point to provide access for debugging.<br>See section 1.12                                                                 |
|          | GPIO2     | 21 | I/O | GPIO                                                        | See section 1.12 and section 1.9.2                                                                                                    |
|          | GPIO3     | 23 | I/O | GPIO                                                        | See section 1.12 and section 1.9.2                                                                                                    |
|          | GPIO4     | 24 | I/O | GPIO                                                        | See section 1.12 and section 1.9.2                                                                                                    |
| System   | PWR_ON    | 19 | I   | Power-on input                                              | PWR_ON pin has high input impedance.<br>Do not keep floating in noisy environment:<br>external pull-up required.<br>See section 1.6.1 |
|          | RESET_N   | 22 | I/O | Reset signal                                                | See section 1.6.3                                                                                                                     |
| Reserved | Reserved  | 40 |     |                                                             | Do not connect                                                                                                                        |
|          |           |    |     |                                                             |                                                                                                                                       |

Table 3: LEON-G1 series pin-out



## **1.4 Operating modes**

LEON-G1 series modules include several operating modes, each have different features and interfaces. Table 4 summarizes the various operating modes and provides general guidelines for operation.

| Operating Mode      | Description                                                                                                                                                           | Features / Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Transition condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Status: Po  | wer-down                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Not-Powered<br>Mode | VCC supply not present or below<br>normal operating range.<br>Microprocessor switched off (not<br>operating).<br>RTC only operates if supplied<br>through V_BCKP pin. | Module is switched off.<br>Application interfaces are not<br>accessible.<br>Internal RTC timer operates only if a<br>valid voltage is applied to <b>V_BCKP</b><br>pin.<br>Any external signal connected to the<br>UART I/F, I <sup>2</sup> S I/F, HS_DET, GPIOs must<br>be tristated to avoid an increase of<br>module power-off consumption.                                                                                                                                                                                                                                                                                                                                                              | Module cannot be switched on by a falling edge provided on the <b>PWR_ON</b> input, neither by a preset RTC alarm.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Power-Off Mode      | <b>VCC</b> supply within normal operating range.<br>Microprocessor not operating.<br>Only RTC runs.                                                                   | Module is switched off: normal<br>shutdown after sending the<br>AT+CPWROFF command (see the<br><i>u-blox AT Commands Manual</i> [2]).<br>Application interfaces are not<br>accessible.<br>Only internal RTC timer in operation.<br>Any external signal connected to the<br>UART I/F, I <sup>2</sup> S I/F, HS_DET, GPIOs must<br>be tristated to avoid an increase of<br>the module power-off consumption.                                                                                                                                                                                                                                                                                                 | Module can be switched on by a falling<br>edge provided on the <b>PWR_ON</b> input,<br>by a preset RTC alarm.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| General Status: No  | ormal Operation                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Idle-Mode           | Microprocessor runs with 32 kHz<br>as reference oscillator.<br>Module does not accept data<br>signals from an external device.                                        | If power saving is enabled, the<br>module automatically enters idle<br>mode whenever possible.<br>If hardware flow control is enabled,<br>the <b>CTS</b> line indicates that the module<br>is in active-mode and the UART<br>interface is enabled: the line is driven<br>in the OFF state when the module is<br>not prepared to accept data by the<br>UART interface.<br>If hardware flow control is disabled,<br>the <b>CTS</b> line is fixed to ON state.<br>Module by default is not set to<br>automatically enter idle mode<br>whenever possible, unless power<br>saving configuration is enabled by<br>appropriate AT command (see the <i>u</i> -<br><i>blox AT Commands Manual</i> [2],<br>AT+UPSV). | If the module is registered with the<br>network and power saving is enabled, it<br>automatically enters idle mode and<br>periodically wakes up to active mode to<br>monitor the paging channel for the<br>paging block reception according to<br>network indication.<br>If module is not registered with the<br>network and power saving is enabled, it<br>automatically enters idle mode and<br>periodically wakes up to monitor<br>external activity.<br>Module wakes up from idle-mode to<br>active-mode for an incoming voice or<br>data call.<br>Module wakes up from idle mode to<br>active mode if an RTC alarm occurs.<br>Module wakes up from idle mode to<br>active mode when data is received on<br>UART interface (see section 1.9.1).<br>Module wakes up from idle mode to<br>active mode when the <b>RTS</b> input line is<br>set to the ON state by the DTE if the<br>AT+UPSV=2 command is sent to the<br>module (see section 1.9.1). |



| Operating Mode | Description                                                                                                                                                          | Features / Remarks                                                                                                                                     | Transition condition                                                                           |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| Active-Mode    | Microprocessor runs with 26 MHz<br>as reference oscillator.<br>The module is ready to accept data<br>signals from an external device.                                | Module is switched on and is fully<br>active: power saving is not enabled.<br>The application interfaces are<br>enabled.                               | If power saving is enabled, the module<br>automatically enters idle mode<br>whenever possible. |
| Connected-Mode | Voice or data call enabled.<br>Microprocessor runs with 26 MHz<br>as reference oscillator.<br>The module is ready to accept data<br>signals from an external device. | The module is switched on and a voice call or a data call (GSM/GPRS) is in progress.<br>Module is fully active.<br>Application interfaces are enabled. | When call terminates, module returns to the last operating state (Idle or Active).             |

Table 4: Module operating modes summary



### **1.5** Power management

#### **1.5.1** Power supply circuit overview



Figure 2: Power supply concept

Power supply is via **VCC** pin. This is the only main power supply pin.

**VCC** pin connects the RF power amplifier and the integrated power management unit within the module: all supply voltages needed by the module are generated from the **VCC** supply by integrated voltage regulators.

**V\_BCKP** is the Real Time Clock (RTC) supply. When the **VCC** voltage is within the specified extended operating range, the module supplies the RTC: 2.0 V typical are generated by the module on the **V\_BCKP** pin. If the **VCC** voltage is under the minimum specified extended limit, the RTC can be externally supplied via **V\_BCKP** pin.

When a 1.8 V or a 3 V SIM card type is connected, LEON-G100 automatically supplies the SIM card via **VSIM** pin. Activation and deactivation of the SIM interface with automatic voltage switch from 1.8 to 3 V is implemented, in accordance to the ISO-IEC 78-16-e specifications.

The integrated power management unit also provides the control state machine for system start up and system reset control.

LEON-G1 series modules feature a power management concept optimized for most efficient use of battery power. This is achieved by hardware design utilizing power efficient circuit topology, and by power management software controlling the power saving configuration of the module.



### 1.5.2 Module supply (VCC)

LEON-G1 series modules must be supplied through **VCC** pin by a DC power supply. Voltages must be stable, due to the surging consumption profile of the GSM system (described in the section 1.5.3).

| Name | Description   | Remarks                                                                                                                                                                                                                                                                              |
|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC  | Module Supply | Clean and stable supply is required: low ripple and low<br>voltage drop must be guaranteed.<br>Voltage provided has to be always above the minimum limit<br>of the operating range.<br>Consider that there are large current spike in connected<br>mode, when a GSM call is enabled. |
| GND  | Ground        | GND pins are internally connected but good (low impedance)<br>external ground can improve RF performances: all GND pins<br>must be externally connected to ground.                                                                                                                   |

#### Table 5: Module supply pins

**VCC** pin ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the line is externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the line connected to this pin if it is externally accessible on the application board.

The voltage provided to **VCC** pin must be within the normal operating range limits specified in the *LEON-G1* series Data Sheet [1]. Complete functionality of the module is only guaranteed within the specified operational normal voltage range.

The module cannot be switched on if the **VCC** voltage value is below the specified normal operating range minimum limit: ensure that the input voltage at **VCC** pin is above the minimum limit of the normal operating range for more than 1 second after the start of the switch-on of the module.

When LEON-G1 series modules are in operation, the voltage provided to **VCC** pin can exceed the normal operating range limits but must be within the extended operating range limits specified in *LEON-G1 series Data Sheet* [1]. Module reliability is only guaranteed within the specified operational extended voltage range.

- The module switches off when VCC voltage value drops below the specified extended operating range minimum limit: ensure that the input voltage at **VCC** pin never drops below the minimum limit of the extended operating range when the module is switched on, not even during a GSM transmit burst, where the current consumption can rise up to maximum peaks of 2.5 A in case of a mismatched antenna load.
- Operation above the extended operating range maximum limit is not recommended and extended exposure beyond it may affect device reliability.
- Stress beyond the VCC absolute maximum ratings may cause permanent damage to the module: if necessary, voltage spikes beyond VCC absolute maximum ratings must be limited to values within the specified boundaries by using appropriate protection.



F

When designing the power supply for the application, pay specific attention to power losses and transients. The DC power supply has to be able to provide a voltage profile to the VCC pin with the following characteristics:

- Voltage drop during transmit slots has to be lower than 400 mV
- o Undershoot and overshoot at the start and at the end of transmit slots have to be not present
- Voltage ripple during transmit slots has to be:
  - lower than 100 mVpp if f<sub>riople</sub> ≤ 200 kHz
  - lower than 10 mVpp if 200 kHz <  $f_{ripple} \le 400$  kHz
  - lower than 2 mVpp if  $f_{ripple} > 400 \text{ kHz}$



Figure 3: Description of the VCC voltage profile versus time during a GSM call

Any degradation in power supply performance (due to losses, noise or transients) will directly affect the RF performance of the module since the single external DC power source indirectly supplies all the digital and analog interfaces, and also directly supplies the RF power amplifier (PA).

#### **1.5.2.1** VCC application circuits

The LEON-G100 module must be supplied through the **VCC** pin by a proper DC power supply, which most common ones are the following:

- Switching regulator
- Low Drop-Out (LDO) linear regulator
- Rechargeable Li-Ion battery
- Primary (disposable) battery





#### Figure 4: VCC supply concept selection

The switching step-down regulator is the typical choice when the available primary supply source has a nominal voltage much higher (e.g. greater than 5 V) than the LEON-G1 series operating supply voltage. The use of switching step-down provides the best power efficiency for the overall application and minimizes current drawn from main supply source.

The use of an LDO linear regulator becomes convenient for primary supplies with relatively low voltage (e.g. less than 5 V). In this case a switching regulator with a typical efficiency of 90% reduces the benefit of voltage step-down for input current savings. Linear regulators are not recommended for high voltage step-down as they will dissipate a considerable amount of power in thermal energy.

If the LEON-G100 is deployed in a mobile unit with no permanent primary supply source available, then a battery is required to provide **VCC**. A standard 3-cell Lithium-Ion battery pack directly connected to **VCC** is the typical choice for battery-powered devices. Batteries with Ni-MH chemistry should be avoided, since they typically reach a maximum voltage during charging that is above the maximum rating for **VCC**.

The use of primary (disposable) batteries is uncommon, since the typical cells available are seldom capable of delivering the burst peak current for a GSM call due to high internal resistance.

The following sections highlight some design aspects for each of these supplies.

#### Switching regulator

The characteristics of the switching regulator connected to the **VCC** pin should meet the following requirements:

- **Power capabilities**: the switching regulator with its output circuit must be capable of providing a proper voltage value to the **VCC** pin and delivering 2.5 A current pulses with a 1/8 duty cycle to the **VCC** pin
- **Low output ripple**: the switching regulator and output circuit must be capable of providing a clean (low noise) VCC voltage profile
- High switching frequency: for best performance and for smaller applications select a switching frequency ≥ 600 kHz (since an L-C output filter is typically smaller for high switching frequency). Using a switching regulator with a variable switching frequency or with a switching frequency lower than 600 kHz must be carefully evaluated since this can produce noise in the VCC voltage profile and therefore impact and worsen GSM modulation spectrum performance. An additional L-C low-pass filter between the switching regulator output and the VCC supply pin can mitigate the ripple on VCC, but adds extra voltage drop due to resistive losses in series inductors
- **PWM mode operation**: select preferably regulators with Pulse Width Modulation (PWM) mode. Pulse Frequency Modulation (PFM) mode and PFM/PWM mode transitions while in active mode must be avoided to reduce the noise on the **VCC** voltage profile. Switching regulators able to switch between low ripple



PWM mode and high efficiency burst or PFM mode can be used, provided the mode transition occurs when the GSM module changes status from idle mode (current consumption approximately 1 mA) to active mode (current consumption approximately 100 mA): it is permissible to use a regulator that switches from the PWM mode to the burst or PFM mode at an appropriate current threshold (e.g. 60 mA)

Figure 5 and the components listed in Table 6 show an example of a high reliability power supply circuit, where the **VCC** module supply is provided by a step-down switching regulator capable to deliver 2.5 A current pulses, with low output ripple, with 1 MHz fixed switching frequency in PWM mode operation. The use of a switching regulator is suggested when the difference from the available supply rail and the **VCC** value is high: switching regulators provide good efficiency transforming a 12 V supply to the 3.8 V typical value of the **VCC** supply. The following power supply circuit example is implemented on the LEON Evaluation Board.



Figure 5: Suggested schematic design for the VCC voltage supply application circuit using a step-down regulator

| Reference | Description                                                     | Part Number - Manufacturer         |
|-----------|-----------------------------------------------------------------|------------------------------------|
| C1        | 47 μF Capacitor Aluminum 0810 50 V                              | MAL215371479E3 - Vishay            |
| C2        | 10 µF Capacitor Ceramic X7R 5750 15% 50 V                       | C5750X7R1H106MB - TDK              |
| С3        | 10 nF Capacitor Ceramic X7R 0402 10% 16 V                       | GRM155R71C103KA01 - Murata         |
| C4        | 680 pF Capacitor Ceramic X7R 0402 10% 16 V                      | GRM155R71H681KA01 - Murata         |
| C5        | 22 pF Capacitor Ceramic COG 0402 5% 25 V                        | GRM1555C1H220JZ01 - Murata         |
| C6        | 10 nF Capacitor Ceramic X7R 0402 10% 16 V                       | GRM155R71C103KA01 - Murata         |
| C7        | 470 nF Capacitor Ceramic X7R 0603 10% 25 V                      | GRM188R71E474KA12 - Murata         |
| C8        | 22 $\mu\text{F}$ Capacitor Ceramic X5R 1210 10% 25 V            | GRM32ER61E226KE15 - Murata         |
| С9        | 330 $\mu\text{F}$ Capacitor Tantalum D_SIZE 6.3 V 45 m $\Omega$ | T520D337M006ATE045 - KEMET         |
| D1        | Schottky Diode 40 V 3 A                                         | MBRA340T3G - ON Semiconductor      |
| L1        | 10 µH Inductor 744066100 30% 3.6 A                              | 744066100 - Wurth Electronics      |
| L2        | 1 µH Inductor 7445601 20% 8.6 A                                 | 7445601 - Wurth Electronics        |
| R1        | 470 kΩ Resistor 0402 5% 0.1 W                                   | 2322-705-87474-L - Yageo           |
| R2        | 15 k $\Omega$ Resistor 0402 5% 0.1 W                            | 2322-705-87153-L - Yageo           |
| R3        | 33 k $\Omega$ Resistor 0402 5% 0.1 W                            | 2322-705-87333-L - Yageo           |
| R4        | 390 kΩ Resistor 0402 1% 0.063 W                                 | RC0402FR-07390KL - Yageo           |
| R5        | 100 kΩ Resistor 0402 5% 0.1 W                                   | 2322-705-70104-L - Yageo           |
| U1        | Step Down Regulator MSOP10 3.5 A 2.4 MHz                        | LT3972IMSE#PBF - Linear Technology |

Table 6: Suggested components for VCC voltage supply application circuit using a high reliability step-down regulator

Figure 6 and the components listed in Table 7 show an example of a low cost power supply circuit, where the **VCC** module supply is provided by a step-down switching regulator capable of delivering 2.5 A current pulses, transforming a 12 V supply input.





Figure 6: Suggested schematic design for the VCC voltage supply application circuit using a low cost step-down regulator

| Reference | Description                                                       | Part Number - Manufacturer    |
|-----------|-------------------------------------------------------------------|-------------------------------|
| C1        | 22 µF Capacitor Ceramic X5R 1210 10% 25 V                         | GRM32ER61E226KE15 – Murata    |
| C2        | 100 $\mu\text{F}$ Capacitor Tantalum B_SIZE 20% 6.3V 15m $\Omega$ | T520B107M006ATE015 – Kemet    |
| C3        | 5.6 nF Capacitor Ceramic X7R 0402 10% 50 V                        | GRM155R71H562KA88 – Murata    |
| C4        | 6.8 nF Capacitor Ceramic X7R 0402 10% 50 V                        | GRM155R71H682KA88 – Murata    |
| C5        | 56 pF Capacitor Ceramic C0G 0402 5% 50 V                          | GRM1555C1H560JA01 – Murata    |
| C6        | 220 nF Capacitor Ceramic X7R 0603 10% 25 V                        | GRM188R71E224KA88 – Murata    |
| D1        | Schottky Diode 25V 2 A                                            | STPS2L25 – STMicroelectronics |
| L1        | 5.2 $\mu H$ Inductor 30% 5.28A 22 m $\Omega$                      | MSS1038-522NL – Coilcraft     |
| R1        | 4.7 kΩ Resistor 0402 1% 0.063 W                                   | RC0402FR-074K7L – Yageo       |
| R2        | 910 <b>Ω</b> Resistor 0402 1% 0.063 W                             | RC0402FR-07910RL – Yageo      |
| R3        | 82 Ω Resistor 0402 5% 0.063 W                                     | RC0402JR-0782RL – Yageo       |
| R4        | 8.2 kΩ Resistor 0402 5% 0.063 W                                   | RC0402JR-078K2L – Yageo       |
| R5        | 39 kΩ Resistor 0402 5% 0.063 W                                    | RC0402JR-0739KL – Yageo       |
| U1        | Step Down Regulator 8-VFQFPN 3 A 1 MHz                            | L5987TR – ST Microelectronics |

Table 7: Suggested components for VCC voltage supply application circuit using a low cost step-down regulator

#### Low Drop-Out (LDO) linear regulator

The characteristics of the LDO linear regulator connected to **VCC** pin should meet the following requirements:

- Power capabilities: the LDO linear regulator with its output circuit has to be capable to provide a proper voltage value to VCC pin and has to be capable to deliver 2.5 A current pulses with 1/8 duty cycle to VCC pin
- **Power dissipation**: the power handling capability of the LDO linear regulator has to be checked to limit its junction temperature to the maximum rated operating range (i.e. check the voltage drop from the max input voltage to the min output voltage to evaluate the power dissipation of the regulator)

Figure 7 and the components listed in Table 8 show an example of a power supply circuit, where the **VCC** module supply is provided by an LDO linear regulator capable to deliver 2.5 A current pulses, with proper power handling capability. The use of a linear regulator is suggested when the difference from the available supply rail and the VCC value is low: linear regulators provide good efficiency transforming a 5 V supply to the 3.8 V typical value of the VCC supply.





| Figure 7: Suggested schematic design for the VCC voltage supply application circuit using an LDO linear i | egulator |
|-----------------------------------------------------------------------------------------------------------|----------|
|-----------------------------------------------------------------------------------------------------------|----------|

| Reference | Description                                | Part Number - Manufacturer        |
|-----------|--------------------------------------------|-----------------------------------|
| C1        | 10 µF Capacitor Ceramic X5R 0603 20% 6.3 V | GRM188R60J106ME47 - Murata        |
| C2        | 10 µF Capacitor Ceramic X5R 0603 20% 6.3 V | GRM188R60J106ME47 - Murata        |
| R1        | 47 kΩ Resistor 0402 5% 0.1 W               | RC0402JR-0747KL - Yageo Phycomp   |
| R2        | 4.7 kΩ Resistor 0402 5% 0.1 W              | RC0402JR-074K7L - Yageo Phycomp   |
| R3        | 2.2 kΩ Resistor 0402 5% 0.1 W              | RC0402JR-072K2L - Yageo Phycomp   |
| U1        | LDO Linear Regulator ADJ 3.0 A             | LT1764AEQ#PBF - Linear Technology |

Table 8: Suggested components for VCC voltage supply application circuit using an LDO linear regulator

#### **Rechargeable Li-Ion battery**

The characteristics of the rechargeable Li-Ion battery connected to **VCC** pin should meet the following requirements:

- Maximum pulse and DC discharge current: the rechargeable Li-lon battery with its output circuit has to be capable to deliver 2.5 A current pulses with 1/8 duty cycle to VCC pin and has to be capable to deliver a DC current greater than the module maximum average current consumption to VCC pin. The maximum pulse discharge current and the maximum DC discharge current are not always reported in batteries data sheet, but the maximum DC discharge current is typically almost equal to the battery capacity in Amperehours divided by 1 hour
- **DC series resistance**: the rechargeable Li-lon battery with its output circuit has to be capable to avoid a VCC voltage drop greater than 400 mV during transmit bursts
- **Maximum DC charging current**: the rechargeable Li-lon battery has to be capable to be charged by the charging current provided by the selected external charger. The maximum DC charging current is not always reported in batteries data sheet, but the maximum DC charging current is typically almost equal to the battery capacity in Ampere-hours divided by 1 hour

#### Primary (disposable) battery

The characteristics of the primary (non-rechargeable) battery connected to **VCC** pin should meet the following requirements:

Maximum pulse and DC discharge current: the no-rechargeable battery with its output circuit has to be capable to deliver 2.5 A current pulses with 1/8 duty cycle to VCC pin and has to be capable to deliver a DC current greater than the module maximum average current consumption to VCC pin. The maximum pulse and the maximum DC discharge current is not always reported in batteries data sheet, but the maximum DC discharge current is typically almost equal to the battery capacity in Ampere-hours divided by 1 hour



P

• **DC series resistance**: the no-rechargeable battery with its output circuit has to be capable to avoid a VCC voltage drop greater than 400 mV during transmit bursts

#### Additional hints for the VCC supply application circuits

To reduce voltage drops, use a low impedance power source. The resistance of the power supply lines (connected to **VCC** and **GND** pins of the module) on the application board and battery pack should also be considered and minimized: cabling and routing must be as short as possible in order to minimize power losses.

To avoid undershoot and overshoot on voltage drops at the start and at the end of a transmit burst during a GSM call (when current consumption on the VCC supply can rise up to 2.5 A in the worst case), place a 330  $\mu$ F low ESR capacitor (e.g. KEMET T520D337M006ATE045) located near **VCC** pin of LEON-G100.

To reduce voltage ripple and noise, place near **VCC** pin of the LEON-G100 the following components:

- 100 nF capacitor (e.g Murata GRM155R61A104K) to filter digital logic noises from clocks and data sources
- 10 nF capacitor (e.g. Murata GRM155R71C103K) to filter digital logic noises from clocks and data sources
- 10 pF capacitor (e.g. Murata GRM1555C1E100J) to filter transmission EMI in the DCS/PCS bands
- 39 pF capacitor (e.g. Murata GRM1555C1E390J) to filter transmission EMI in the GSM/EGSM bands

Figure 8 shows the complete configuration but the mounting of the each single component depends on application design.



Figure 8: Suggested schematics design to reduce voltage ripple, noise and avoid undershoot and overshoot on voltage drops

| Reference | Description                                                     | Part Number - Manufacturer |
|-----------|-----------------------------------------------------------------|----------------------------|
| C1        | 330 $\mu\text{F}$ Capacitor Tantalum D_SIZE 6.3 V 45 m $\Omega$ | T520D337M006ATE045 - KEMET |
| C2        | 100 nF Capacitor Ceramic X7R 0402 10% 16 V                      | GRM155R61A104KA01 - Murata |
| C3        | 10 nF Capacitor Ceramic X7R 0402 10% 16 V                       | GRM155R71C103KA01 - Murata |
| C4        | 39 pF Capacitor Ceramic C0G 0402 5% 25 V                        | GRM1555C1E390JA01 - Murata |
| C5        | 10 pF Capacitor Ceramic C0G 0402 5% 25 V                        | GRM1555C1E100JA01 - Murata |

Table 9: Suggested components to reduce voltage ripple and noise and avoid undershoot and overshoot on voltage drops



#### **1.5.3** Current consumption profiles

During operation, the current consumed by LEON-G100 through **VCC** pin can vary by several orders of magnitude. This is applied to ranges from the high peak of current consumption during the GSM transmitting bursts at maximum power level in connected mode, to the low current consumption in idle mode when power saving configuration is enabled.

#### 1.5.3.1 Current consumption profiles – Connected mode

When a GSM call is established, the **VCC** consumption is determined by the current consumption profile typical of the GSM transmitting and receiving bursts.

The current consumption peak during a transmission slot is strictly dependent on the transmitted power, which is regulated by the network. If the module transmits in GSM talk mode in the GSM 850 or in the EGSM 900 band at the maximum power control level (32.2 dBm typical transmitted power in the transmit slot/burst), the current consumption can reach up to 2500 mA (with highly unmatched antenna) for 576.9  $\mu$ s (width of the transmit slot/burst) with a periodicity of 4.615 ms (width of 1 frame = 8 slots/bursts), so with a 1/8 duty cycle, according to GSM TDMA.

During a GSM call, current consumption is in the order of 100-200 mA in receiving or in monitor bursts and is about 30-50 mA in the inactive unused bursts (low current period). The more relevant contribution to determine the average current consumption is set by the transmitted power in the transmit slot.

Figure 9 shows an example of current consumption profile of the data module in GSM talk mode.



#### Current [A]



When a GPRS connection is established there is a different VCC current consumption profile also determined by the transmitting and receiving bursts. In contrast to a GSM call, during a GPRS connection more than one slot can be used to transmit and/or more than one slot can be used to receive. The transmitted power depends on network conditions and sets the peak of current consumption, but following the GPRS specifications the maximum transmitted power can be reduced if more than one slot is used to transmit, so the maximum peak of current consumption is not as high as can be the case in a GSM call.

If the module transmits in GPRS class 10 connected mode in the GSM 850 or in the EGSM 900 band at the maximum power control level (30.5 dBm typical transmitted power in the transmit slot/burst), the current consumption can reach up to 1800 mA (with highly unmatched antenna) for 1.154 ms (width of the 2 transmit



slots/bursts) with a periodicity of 4.615 ms (width of 1 frame = 8 slots/bursts), so with a 1/4 duty cycle, according to GSM TDMA.

Figure 10 reports the current consumption profiles with 2 slots used to transmit.



Figure 10: Description of the VCC current consumption profile versus time during a GPRS connection (2 TX slots)

#### 1.5.3.2 Current consumption profiles – Cyclic idle/active mode (power saving enabled)

The power saving configuration is by default disabled, but it can be enabled using the appropriate AT command (see the *u-blox AT Commands Manual* [2], AT+UPSV command). When the power saving is enabled, the module automatically enters idle-mode whenever possible.

When power saving is enabled, the module is registered or attached to a network and a voice or data call is not enabled, the module automatically enters idle-mode whenever possible, but it must periodically monitor the paging channel of the current base station (paging block reception), in accordance to GSM system requirements. When the module monitors the paging channel, it wakes up to active mode, to enable the reception of paging block. In between, the module switches to idle-mode. This is known as GSM discontinuous reception (DRX).

The module processor core is activated during the paging block reception, and automatically switches its reference clock frequency from the 32 kHz used in idle-mode to the 26 MHz used in active-mode.

The time period between two paging block receptions is defined by the network. It can vary from 470.76 ms (width of 2 GSM multiframes =  $2 \times 51$  GSM frames =  $2 \times 51 \times 4.615$  ms) up to 2118.42 ms (width of 9 GSM multiframes =  $9 \times 51$  frames =  $9 \times 51 \times 4.615$  ms): this is the paging period parameter, fixed by the base station through broadcast channel sent to all users on the same serving cell.

An example of the current consumption profile of the data module when power saving is enabled is shown in Figure 11: the module is registered with the network, automatically goes into idle mode and periodically wakes up to active mode to monitor the paging channel for paging block reception (cyclic idle/active mode).





Figure 11: Description of the VCC current consumption profile versus time when power saving is enabled: the module is in idle mode and periodically wakes up to active mode to monitor the paging channel for paging block reception

#### **1.5.3.3** Current consumption profiles – Fixed active mode (power saving disabled)

Power saving configuration is by default disabled, or it can be disabled using the appropriate AT command (see the *u-blox AT Commands Manual* [2], AT+UPSV command). When power saving is disabled, the module does not automatically enter idle-mode whenever possible: the module remains in active mode.

The module processor core is activated during active-mode, and the 26 MHz reference clock frequency is used.

An example of the current consumption profile of the data module when power saving is disabled is shown in Figure 12: the module is registered with the network, active-mode is maintained, and the receiver and the DSP are periodically activated to monitor the paging channel for paging block reception.





Figure 12: Description of the VCC current consumption profile versus time when power saving is disabled: active-mode is always held, and the receiver and the DSP are periodically activated to monitor the paging channel for paging block reception



### 1.5.4 RTC supply (V\_BCKP)

**V\_BCKP** connects the Real Time Clock (RTC) supply, generated internally by a linear regulator integrated in the module chipset. The output of this linear regulator is enabled when the main voltage supply providing the module through VCC is within the valid operating range, or if the module is switched-off.

| Name   | Description            | Remarks                                                                                                                                   |
|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| V_BCKP | Real Time Clock supply | V_BCKP = 2.0 V (typical) generated by the module to supply<br>Real Time Clock when VCC supply voltage is within valid<br>operating range. |

#### Table 10: Real Time Clock supply pin

(F

**V\_BCKP** pin ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the line is externally accessible on the application board. A higher protection level can be achieved by mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the line connected to this pin if it is externally accessible on the application board.

The RTC provides the time reference (date and time) of the module, also in power-off mode, since the RTC runs when the **V\_BCKP** voltage is within its valid range (specified in the *LEON-G1 series Data Sheet* [1]). The RTC block is able to provide programmable alarm functions by means of the internal 32.768 kHz clock.

The RTC block has very low, but highly temperature dependent power consumption. For example at 25°C and a **V\_BCKP** voltage of 2.0 V the power consumption is approximately 2  $\mu$ A, whereas at 85°C and an equal voltage it increases to 5  $\mu$ A.

The RTC can be supplied from an external back-up battery through **V\_BCKP**, when the main voltage supply is not provided to the module through **VCC**. This enables the time reference (date and time) to run even when the main supply is not provided to the module. The module cannot switch on if a valid voltage is not present on **VCC**, even when RTC is supplied through **V\_BCKP** (meaning that **VCC** is mandatory to switch-on the module).

If **V\_BCKP** is left unconnected and the main voltage supply of the module is removed from **VCC**, the RTC is supplied from the 1  $\mu$ F buffer capacitor mounted inside the module. However, this capacitor is not able to provide a long buffering time: within 0.5 seconds the voltage on **V\_BCKP** will fall below the valid range (1 V min).

If RTC is not required when VCC supply is removed, **V\_BCKP** can be left floating on the application board.

If RTC has to run for a time interval of T [seconds] at 25°C and **VCC** supply is removed, place a capacitor of nominal capacitance of C [ $\mu$ F] at the **V\_BCKP** pin. Choose the capacitor using the following formula:

 $C [\mu F] = (Current\_Consumption [\mu A] \times T [seconds]) / Voltage\_Drop [V] = 2 \times T [seconds]$ 

The current consumption of the RTC is around 2  $\mu$ A at 25°C, and the voltage drop is equal to 1 V (from the **V\_BCKP** typical value of 2.0 V to the valid range minimum limit of 1.0 V).

For example, a 100  $\mu$ F capacitor (such as the Murata GRM43SR60J107M) can be placed at **V\_BCKP** to provide a long buffering time. This capacitor will hold **V\_BCKP** voltage within its valid range for around 50 seconds at 25°C, after the **VCC** supply is removed. If a very long buffering time is required, a 70 mF super-capacitor (e.g. Seiko Instruments XH414H-IV01E) can be placed at **V\_BCKP**, with a 4.7 k series resistor to hold the **V\_BCKP** voltage within its valid range for around 10 hours at 25°C, after the **VCC** supply is removed. The purpose of the series resistor is to limit the capacitor charging current due to the big capacitor specifications, and also to let a fast rise time of the voltage value at the **V\_BCKP** pin after **VCC** supply has been provided. These capacitors will allow the time reference to run during a disconnection of the **VCC** supply.





Figure 13: Real time clock supply (V\_BCKP) application circuits: (a) using a 100  $\mu$ F capacitor to let the RTC run for 50 s at 25°C; (b) using a 70 mF capacitor to let the RTC run for ~10 hours at 25°C when the VCC supply is removed; (c) using a not rechargeable battery

| Reference | Description                   | Part Number - Manufacturer       |
|-----------|-------------------------------|----------------------------------|
| C1        | 100 µF Tantalum Capacitor     | GRM43SR60J107M - Murata          |
| R2        | 4.7 kΩ Resistor 0402 5% 0.1 W | RC0402JR-074K7L - Yageo Phycomp  |
| C2        | 70 mF Capacitor               | XH414H-IV01E - Seiko Instruments |

Table 11: Example of components for V\_BCKP buffering

If longer buffering time is required to allow the time reference to run during a disconnection of the VCC supply, a rechargeable battery, which has to be able to provide a 2.0 V nominal voltage and must not exceed the maximum operating voltage value of 2.25 V, can be connected to the V\_BCKP pin with a proper series resistor. Otherwise a not rechargeable battery, which has to be able to provide a 2.0 V nominal voltage and must not exceed the maximum operating voltage value of 2.25 V, can be connected to the V\_BCKP pin with a proper series resistor. Otherwise a not rechargeable battery, which has to be able to provide a 2.0 V nominal voltage and must not exceed the maximum operating voltage value of 2.25 V, can be connected to the V\_BCKP pin with a proper series resistor and a proper series diode. The purpose of the series resistor is to limit the battery charging current due to the battery specifications, and also to let a fast rise time of the voltage value at the V\_BCKP pin after VCC supply has been provided. The purpose of the series diode is to avoid a current flow from the V\_BCKP pin of the module to the not rechargeable battery.

## **1.6** System functions

#### 1.6.1 Module power on

The power-on sequence of the module is initiated in one of the following ways:

- Rising edge on the VCC pin to a valid voltage as module supply
- Low level on the PWR\_ON signal
- RTC alarm

| Name   | Description    | Remarks                                                                                                          |
|--------|----------------|------------------------------------------------------------------------------------------------------------------|
| PWR_ON | Power-on input | PWR_ON pin has high input impedance.<br>Do not keep floating in noisy environment: external pull-up<br>required. |

Table 12: Power-on pin

**PWR\_ON** pin ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the line is externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the line connected to this pin if it is externally accessible on the application board.

<sup>(</sup>B



#### 1.6.1.1 Rising edge on VCC

When a supply is connected to **VCC** pin, the module supply supervision circuit controls the subsequent activation of the power up state machines: the module is switched-on when the voltage rises up to the **VCC** normal operating range minimum limit (3.35 V) starting from a voltage value lower than 2.25 V.

#### 1.6.1.2 Low level on the PWR\_ON

Power-on sequence of the module starts when a low level is forced on the **PWR\_ON** signal for at least 5 ms.

The electrical characteristics of the **PWR\_ON** input pin are different from the other digital I/O interfaces: the high and the low logic levels have different operating ranges and the pin is tolerant against voltages up to the battery voltage. The detailed electrical characteristics are described in the *LEON-G1 series Data Sheet* [1].

P

**PWR\_ON** pin has high input impedance and is weakly pulled to the high level on the module. Avoid keep it floating in noisy environment. To hold the high logic level stable, the **PWR\_ON** pin must be connected to a pull-up resistor (e.g. 100 k $\Omega$ ) biased by the **V\_BCKP** supply pin of the module.

If **PWR\_ON** input is connected to a push button that shorts the **PWR\_ON** pin to ground, the **V\_BCKP** supply pin of the module can be used to bias the pull-up resistor.

If **PWR\_ON** input is connected to an external device (e.g. application processor), it is suggested to use an open drain output of the external device with an external pull-up. Connect the pull-up the **V\_BCKP** supply pin of the module.

If **PWR\_ON** pin is connected to a push-pull output pin of an application processor, the pull-up can be provided to pull high the **PWR\_ON** level when the application processor is switched off. If the high-level voltage of the push-pull output pin of the application processor is greater than 2.0 V, the **V\_BCKP** supply cannot be used to bias the pull-up resistor: the supply rail of the application processor, or the **VCC** supply could be used but this will increase the **V\_BCKP** (RTC supply) current consumption when the module is in not-powered mode (i.e. **VCC** supply not present). Using a push-pull output of the external device, take care to fix the proper level in all the possible scenarios to avoid an inappropriate switch-on of the module.

The module can be switched-on by forcing a low level for at least 5 ms on the **PWR\_ON** pin: the module is not switched-on by a falling edge provided on the **PWR\_ON** pin. The suggested **PWR\_ON** pull-up resistor value is 100 k $\Omega$ : lower resistance value will increase the module power-off consumption. The suggested supply to bias the pull-up resistor is the **V\_BCKP** supply pin of the module.





Figure 14: Power on (PWR\_ON) application circuits using a push button or using an application processor

#### 1.6.1.3 RTC alarm

The module can be switched-on by the RTC alarm if a valid voltage is applied to **VCC** pin, when Real Time Clock system reaches a pre-defined scheduled time. The RTC system will then initiate the boot sequence by indicating to the power management unit to turn on power. Also included in this setup is an interrupt signal from the RTC block to indicate to the baseband processor, that a RTC event has occurred.

#### 1.6.1.4 Additional considerations

The module is switched on when the voltage rises up to the **VCC** normal operating range: the first time that the module is used, it is switched on in this way. Then, the proper way to switch-off the module is by means of the AT+CPWROFF command. When the module is in power-off mode, i.e. the AT+CPWROFF command has been sent and a voltage value within the normal operating range limits is still provided to the **VCC** pin, the digital input-output pads of the baseband chipset (i.e. all the digital pins of the module) are locked in tri-state (i.e. floating). The power down tri-state function isolates the pins of the module from its environment, when no proper operation of the outputs can be guaranteed. To avoid an increase of the module current consumption in power down mode, any external signal of the digital interfaces connected to the module must be set low or tri-stated when the module is in not-powered mode or in the power-off mode.

The module can be switched on from power-off mode by forcing a proper start-up event (i.e. a low level on the **PWR\_ON** pin, or an RTC alarm). After the detection of a start-up event, all the digital pins of the module are held in tri-state until all the internal LDO voltage regulators are turned on in a defined power-on sequence. Then, as described in Figure 15, the baseband core continues to be held in reset state for a time interval: the module still pulls the **RESET\_N** pin low and any signal from the module digital interfaces is held in reset state. The reset state of all the digital pins is reported in the pin description table of the *LEON-G1 series Data Sheet* [1]. When the module releases the **RESET\_N** pin, the level at this pin will be pulled high by the action of the internal pull-up and the configuration of the module interfaces will start: during this phase any digital pin is set in a proper sequence from reset state to the default operational configuration. The module is fully ready to operate when all the interfaces are configured.





Figure 15: Power on sequence description (\* - the PWR\_ON signal state is not relevant during this phase)



#### 1.6.2 Module power off

The correct way to switch off LEON-G1 series modules is by means of the AT command AT+CPWROFF (more details in *u-blox AT Commands Manual* [2]): in this way the current parameter settings are saved in the module's non-volatile memory and a proper network detach is performed.

An under-voltage shutdown will be done if **VCC** falls below the extended operating range minimum limit (see the *LEON-G1 series Data Sheet* [1]), but in this case the current parameter settings are not saved in the module's non-volatile memory and a proper network detach cannot be performed.

When the AT+CPWROFF command is sent, the module starts the switch-off routine replying OK on the AT interface: during this phase, the current parameter settings are saved in the module's non-volatile memory, a network detach is performed and all module interfaces are disabled (i.e. the digital pins are locked in tri-state by the module). Since the time to perform a network detach depends on the network settings, the duration of this phase can differ from the typical value reported in Figure 16. At the end of the switch-off routine, the module pulls the **RESET\_N** pin low to indicate that it is in power-off mode: all the digital pins are locked in tri-state by the module and all the internal LDO voltage regulators except the RTC supply (**V\_BCKP**) are turned off in a defined power-off sequence. The module remains in power-off mode as long as a switch-on event does not occur (i.e. a low level on the **PWR\_ON** pin, or an RTC alarm), and enters not-powered mode if the supply is removed from the **VCC** pin.

To avoid an increase of module current consumption in power-down mode, any external signal connected to the module digital pins (UART interface, Digital audio interface, HS\_DET, GPIOs) must be tri-stated when the module is in the not-powered or power-off modes. If the external signals connected to the module digital pins cannot be set low or tri-stated, insert a switch (e.g. Texas Instruments SN74CB3Q16244, or Texas Instruments TS5A3159, or Texas Instruments TS5A63157) between the two-circuit connections. Set the switch to high impedance when the module is in power-down mode (to avoid an increase of the module power consumption).





Figure 16: Power off sequence description (\* - the PWR\_ON signal state is not relevant during this phase)



#### 1.6.3 Module reset

LEON-G100 modules can be reset using the **RESET\_N** pin: when the **RESET\_N** pin is forced low for at least 50 ms, an "external" or "hardware" reset is performed, that causes an asynchronous reset of the entire module, except for the RTC. Forcing an "external" or "hardware" reset, the current parameter settings are not saved in the module's non-volatile memory and a proper network detach is not performed.

LEON-G100 modules can also be reset by means of the AT command AT+CFUN (more details in *u-blox AT Commands Manual* [2]): in this case an "internal" or "software" reset is performed, that causes, like the "external" or "hardware" reset, an asynchronous reset of the entire module except for the RTC. Forcing an "internal" or "software" reset, the current parameter settings are saved in the module's non-volatile memory and a proper network detach is performed.

The **RESET\_N** pin is pulled low by the module when the module is in power-off mode or an internal reset occurs. In these cases an internal open drain FET pulls the line low.

| Name    | Description  | Remarks                                                                                                                                                                                                                                                                                                                |
|---------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET_N | Reset signal | A series Schottky diode is integrated in the module as protection.<br>An internal 12.6 k $\Omega$ pull-up resistor pulls the line to 1.88 V when<br>the module is not in the reset state. An internal open drain FET<br>pulls the line low when an internal reset occurs and when the<br>module is in power down mode. |

#### Table 13: Reset pin

- **RESET\_N** pin ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the line is externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the line connected to this pin if it is externally accessible on the application board.
- For more details about the general precautions for ESD immunity about **RESET\_N** pin, see section 2.5.1.

The reset state of each digital pin is reported in the pin description table in the LEON-G1 series Data Sheet [1].

The electrical characteristics of **RESET\_N** are different from the other digital I/O interfaces. The high and low logic levels have different operating ranges and absolute maximum ratings. The detailed electrical characteristics are described in the *LEON-G1 series Data Sheet* [1].

As described in the Figure 17, a series Schottky diode is mounted inside the module on the **RESET\_N** pin to increase the maximum allowed input voltage up to 4.5 V as operating range. Nevertheless the module senses a low level when the **RESET\_N** pin is forced low from the external.

As described in Figure 17, the module has an internal pull-up resistor (12.6 k $\Omega$  typical) which pulls the level on the **RESET\_N** pin to 1.88 V (typical) when the module is not in reset state. Therefore an external pull-up is not required on the application board.

Forcing **RESET\_N** low for at least 50 ms will cause an external reset of the module. When **RESET\_N** is released from the low level, the module automatically starts its power-on reset sequence.

If **RESET\_N** is connected to an external device (e.g. an application processor on an application board) an open drain output can be directly connected without any external pull-up. Otherwise, use a push-pull output. Make sure to fix the proper level on **RESET\_N** in all possible scenarios, to avoid unwanted reset of the module.

As an ESD immunity test precaution, a 47 pF bypass capacitor (e.g. Murata GRM1555C1H470JA01) and a series ferrite bead (e.g. Murata BLM15HD182SN1) must be added on the **RESET\_N** line pin to avoid a module reset caused by an electrostatic discharge applied to the application board (for more details, see the section 2.5.1).





Figure 17: Application circuits to reset the module using a push button or using an application processor

When the module is in power-off mode or an internal reset occurs, **RESET\_N** is pulled low by the module itself: **RESET\_N** acts as an output pin in these cases since an internal open drain FET (illustrated in Figure 17 and in Figure 18) pulls the line low.

The **RESET\_N** pin can indicate to an external application that the module is switched on and is not in the reset state: **RESET\_N** is high in these cases and is low otherwise. To sense the **RESET\_N** level (i.e. both the high level and the low level), the external circuit has to be able to cause a small current through the series Schottky diode integrated in the module as protection (illustrated in Figure 17 and Figure 18) by means of a very weak pull-down. One of the following application circuits can be implemented to determine the **RESET\_N** status:

- **RESET\_N** connected to an LED that emits light when the module is powered up and not in reset state and does not emit light otherwise, through a biased inverting NPN transistor, with a series base resistor with a resistance value greater or equal to 330 k $\Omega$
- RESET\_N connected to an input pin of an application processor that senses a low logic level (0 V) when the module is powered up and is not in reset state and senses a high logic level (i.e. 3.0 V) otherwise, through an inverting and level shifting NPN transistor, with a series base resistor with a resistance value greater or equal to 330 kΩ
- **RESET\_N** connected to an input pin of the application processor that senses a high logic level (1.8 V) when the module is powered up and is not in reset state and senses a low logic level (0 V) otherwise, through a weak pull-down resistor, with a resistance value greater or equal to 680 k $\Omega$ .

Figure 18 shows examples of application circuits to sense the **RESET\_N** level.





Figure 18: Application circuits to sense if the module is in the reset state

The **RESET\_N** is set low by the module for 160 µs to indicate that an internal reset occurs.

The exact low level time interval depends on the implemented circuit, since the fall time of the **RESET\_N** low pulse depends on the pull-down value, which must be greater or equal to 680 k $\Omega$ .

For example, if the module **RESET\_N** pin is connected through a 680 k $\Omega$  pull-down resistor to an input pin of an application processor in the 1.8 V domain (i.e. Vih = 0.7 x 1.8 V = 1.26 V, Vil = 0.3 x 1.8 V = 0.54 V), the low level time interval will be ~145 µs, since the 680 k $\Omega$  pull-down forces a ~35 µs 100%-0% fall time, as illustrated in the Figure 19.





Figure 19: RESET\_N behavior due to an internal reset

#### **1.6.4** Note: tri-stated external signal

Any external signal connected to the UART interface, I<sup>2</sup>S interfaces and GPIOs must be tri-stated when the module is in power-down mode, when the external reset is forced low, and during the module power-on sequence (at least for 3 s after the start-up event), to avoid latch-up of circuits and allow a proper boot of the module. If the external signals connected to the cellular module cannot be tri-stated, insert a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244, TS5A3159, or TS5A63157) between the two-circuit connections and set to high impedance during module power down mode, when external reset is forced low and during power-on sequence.

## **1.7 RF connection**

The **ANT** pin has 50  $\Omega$  nominal impedance and must be connected to the antenna through a 50  $\Omega$  transmission line to allow transmission and reception of radio frequency (RF) signals in the GSM operating bands.

| Name | Description | Remarks                        |
|------|-------------|--------------------------------|
| ANT  | RF antenna  | 50 $\Omega$ nominal impedance. |

Table 14: Antenna pin

Ē

**ANT** port ESD immunity rating is 4 kV (according to IEC 61000-4-2). A higher protection level could be required if the line is externally accessible on the application board. A higher protection level can be achieved with an external high pass filter, consists of a 15 pF capacitor (e.g. the Murata GRM1555C1H150JA01) and a 39 nH coil (e.g. Murata LQG15HN39NJ02) connected to the **ANT** port. The antenna detection functionality will be not provided implementing this high pass filter for ESD protection on the ANT port.

Choose an antenna with optimal radiating characteristics for the best electrical performance and overall module functionality. An internal antenna, integrated on the application board, or an external antenna, connected to the application board through a proper 50  $\Omega$  connector, can be used. See section 2.4 and 2.2.1.1 for further details regarding antenna guidelines.



# The recommendations of the antenna producer for correct installation and deployment (PCB layout and matching circuitry) must be followed.

If an external antenna is used, the PCB-to-RF-cable transition must be implemented using either a suitable 50  $\Omega$  connector, or an RF-signal solder pad (including GND) that is optimized for 50  $\Omega$  characteristic impedance. If antenna supervisor functionality is required, the antenna should have built in DC diagnostic resistor to ground to get proper antenna detection functionality (See section 2.4.3 Antenna detection functionality).

# 1.8 SIM interface

An SIM card interface is provided on the board-to-board pins of the module. High-speed SIM/ME interface is implemented as well as automatic detection of the required SIM supporting voltage.

Both 1.8 V and 3 V SIM types are supported: activation and deactivation with automatic voltage switch from 1.8 to 3 V is implemented, according to ISO-IEC 78-16-e specifications. The SIM driver supports the PPS (Protocol and Parameter Selection) procedure for baud-rate selection, according to the values determined by the SIM card. Table 15 describes the pins related to the SIM interface:

| Name    | Description | Remarks                                                                |
|---------|-------------|------------------------------------------------------------------------|
| VSIM    | SIM supply  | 1.80 V typical or 2.85 V typical automatically generated by the module |
| SIM_CLK | SIM clock   | 3.25 MHz clock frequency                                               |
| SIM_IO  | SIM data    | Internal 4.7 k $\Omega$ pull-up to <b>VSIM</b>                         |
| SIM_RST | SIM reset   |                                                                        |

#### Table 15: SIM Interface pins

Ŧ

A low capacitance (i.e. less than 10 pF) ESD protection device (e.g. Infineon ESD8V0L2B-03L or AVX USB0002RP or AVX USB0002DP) must be placed near the SIM card holder on each line (**VSIM**, **SIM\_IO**, **SIM\_CLK**, **SIM\_RST**). SIM interface pins ESD sensitivity rating is 1 kV (HBM JESD22-A114F): higher protection level is required if the lines are connected to a SIM card holder/connector, so they are externally accessible on the application board.

Ē

For more details about the general precautions for ESD immunity about SIM pins, see section 2.5.1.

Figure 20 shows the minimal circuit connecting the LEON-G100 and the SIM card. This shows the **VSIM** supply connected to the VPP pin (contact C6) of the SIM card as well as VCC (contact C1). Providing VPP was a requirement for 5 V cards, but under *3GPP TS 51.011 specification* [17], 3 V and 1.8 V SIM cards do not require VPP and the mobile equipment (ME) need not provide contact C6. If the ME provides contact C6, then it can either provide the same voltage as on VCC or it can leave the signal open, but it cannot connect VPP to GND.





Figure 20: SIM interface application circuit

| Reference      | Description                                | Part Number - Manufacturer                                         |
|----------------|--------------------------------------------|--------------------------------------------------------------------|
| C1, C2, C3, C4 | 47 pF Capacitor Ceramic COG 0402 5% 25 V   | GRM1555C1H470JZ01 - Murata                                         |
| C5             | 100 nF Capacitor Ceramic X7R 0402 10% 16 V | GRM155R71C104KA01 - Murata                                         |
| D1, D2         | Low capacitance ESD protection             | USB0002RP or USB0002DP - AVX                                       |
| J1             | SIM card holder                            | Various Manufacturers,<br>C707-10M006-136-2 - Amphenol Corporation |

Table 16: Example of components for SIM card connection

When connecting the module to a SIM card holder, perform the following steps on the application board:

- Bypass digital noise via a 100 nF capacitor (e.g. Murata GRM155R71C104KA01) on the SIM supply (VSIM)
- To prevent RF coupling, connect a 47 pF bypass capacitor (e.g. Murata GRM1555C1H470JZ01) at each SIM signal (VSIM, SIM\_CLK, SIM\_IO, SIM\_RST) to ground near the SIM connector
- Mount very low capacitance (i.e. less than 10 pF) ESD protection devices (e.g. Infineon ESD8V0L2B-03L or AVX USB0002RP) near the SIM card connector
- Limit capacitance and series resistance on each SIM signal to match the requirements for the SIM interface (27.7 ns is the maximum allowed rise time on the SIM\_CLK line, 1.0 μs is the maximum allowed rise time on the SIM\_IO and SIM\_RST lines): always route the connections to keep them as short as possible

# 1.8.1 SIM functionality

The following SIM services are supported:

- Abbreviated Dialing Numbers (ADN)
- Fixed Dialing Numbers (FDN)
- Last Dialed Numbers (LDN)
- Service Dialing Numbers (SDN)

SIM Toolkit R99 is supported.



# **1.9** Serial communication

# **1.9.1** Asynchronous serial interface (UART)

The UART interface is a 9-wire unbalanced asynchronous serial interface that provides an AT commands interface, GPRS data and CSD data, software upgrades.

The UART interface provides RS-232 functionality conforming with *ITU-T V.24 Recommendation* [4], with CMOS compatible signal levels: 0 V for low data bit or ON state, and 2.85 V for high data bit or OFF state. An external voltage translator (Maxim MAX3237) is required to provide RS-232 compatible signal levels. For the detailed electrical characteristics see the *LEON-G1 series Data Sheet* [1].

LEON-G1 series modules are designed to operate as a GSM/GPRS modem, which represents the data circuit-terminating equipment (DCE) as described by the *ITU-T V.24 Recommendation* [4]. A customer application processor connected to the module through the UART interface represents the data terminal equipment (DTE).

The signal names of the LEON-G100 UART interface conform to ITU-T V.24 Recommendation [4].

| Name | Description         | Remarks                                                                                                                                        |
|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| DSR  | Data set ready      | Module output, functionality of ITU-T V.24 Circuit 107 (Data set ready)                                                                        |
| RI   | Ring Indicator      | Module output, functionality of ITU-T V.24 Circuit 125<br>(Calling indicator)                                                                  |
| DCD  | Data carrier detect | Module output, functionality of ITU-T V.24 Circuit 109 (Data channel received line signal detector)                                            |
| DTR  | Data terminal ready | Module input, functionality of ITU-T V.24 Circuit 108/2 (Data<br>terminal ready)<br>Internal active pull-up to 2.85 V enabled.                 |
| RTS  | Ready to send       | Module hardware flow control input, functionality of ITU-T<br>V.24 Circuit 105 (Request to send)<br>Internal active pull-up to 2.85 V enabled. |
| CTS  | Clear to send       | Module hardware flow control output, functionality of ITU-T<br>V.24 Circuit 106 (Ready for sending)                                            |
| TxD  | Transmitted data    | Module data input, functionality of ITU-T V.24 Circuit 103<br>(Transmitted data)<br>Internal active pull-up to 2.85 V enabled.                 |
| RxD  | Received data       | Module data output, functionality of ITU-T V.24 Circuit 104<br>(Received data)                                                                 |

The UART interface includes the following lines:

#### Table 17: UART pins

- (F
  - UART interface pins ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the lines are externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the lines connected to these pins if they are externally accessible on the application board.

### 1.9.1.1 UART features

UART interface is controlled and operated with:

- AT commands according to 3GPP TS 27.007 [5]
- AT commands according to 3GPP TS 27.005 [6]
- AT commands according to 3GPP TS 27.010 [7]
- u-blox AT commands



All flow control handshakes are supported by the UART interface and can be set by appropriate AT commands (see *u-blox AT Commands Manual* [2], AT&K command): hardware flow control (RTS/CTS), software flow control (XON/XOFF), or no flow control.

Autobauding is supported. It can be enabled or disabled by an AT command (see *u-blox AT Commands Manual* [2], AT+IPR command). Autobauding is enabled by default.

- Hardware flow control is enabled by default.
- For the complete list of supported AT commands and their syntax see the *u-blox AT Commands Manual* [2].
- Autobauding result can be unpredictable with spurious data if idle-mode (power-saving) is entered and the hardware flow control is disabled.

The following baud rates can be configured using AT commands:

- 2400 b/s
- 4800 b/s
- 9600 b/s
- 19200 b/s
- 38400 b/s
- 57600 b/s
- 115200 b/s (default value when autobauding is disabled)

The following baud-rates are available with autobauding only:

- 1200 b/s
- 230400 b/s

Automatic frame recognition is supported: this feature is enabled in conjunction with autobauding only, which is enabled by default. The frame format can be:

- 8N2 (8 data bits, No parity, 2 stop bits)
- 8E1 (8 data bits, even parity, 1 stop bit)
- 801 (8 data bits, odd parity, 1 stop bit)
- 8N1 (8 data bits, No parity, 1 stop bit)
- 7E1 (7 data bits, even parity, 1 stop bit)
- 701 (7 data bits, odd parity, 1 stop bit)

The default frame configuration with fixed baud rate is 8N1, described in the Figure 21.



Figure 21: UART default frame format (8N1) description



# **1.9.1.2 UART signal behavior (AT commands interface case)**

See Table 4 for a description of operating modes and states referred to in this section.

At the module switch-on, before the initialization of the UART interface (each pin is first tristated and then set to its corresponding reset state reported in the pin description table in the *LEON-G1 series Data Sheet* [1] (see the power on sequence description in Figure 15). At the end of the boot sequence, the UART interface is initialized, the module is by default in active mode and the UART interface is enabled. The configuration and the behavior of the UART signals after the boot sequence are described below.

For a complete description of data and command mode, see the *u-blox AT Commands Manual* [2].

### **RxD signal behavior**

The module data output line (**RxD**) is set by default to OFF state (high level) at UART initialization. The module holds **RxD** in OFF state until no data is transmitted by the module.

### TxD signal behavior

The module data input line (**TxD**) is set by default to OFF state (high level) at UART initialization. The **TxD** line is then held by the module in the OFF state if the line is not activated by the DTE: an active pull-up is enabled inside the module on the **TxD** input.

### **CTS signal behavior**

The module hardware flow control output (CTS line) is set to the ON state (low level) at UART initialization.

If the hardware flow control is enabled (for more details see the *u-blox AT Commands Manual* [2], AT&K, AT\Q, AT+IFC commands) the **CTS** line indicates when the module is in active mode and the UART interface is enabled: the module drives the **CTS** line to the ON state or to the OFF state when it is either able or not able to accept data from the DTE (see section 1.9.1.3 for the complete description).

If the hardware flow control is not enabled, the **CTS** line is always held in the ON state after UART initialization.

- When the power saving configuration is enabled and the hardware flow-control is not implemented in the DTE/DCE connection, data sent by the DTE can be lost: the first character sent when the module is in idlemode will not be a valid communication character (see section 1.9.1.3 for the complete description).
- During the MUX mode, the **CTS** line state is mapped to FCon / FCoff MUX command for flow control issues outside the power saving configuration while the physical **CTS** line is still used as a power state indicator. For more details see the *Mux Implementation Application Note* [15].

### **RTS signal behavior**

The hardware flow control input (**RTS** line) is set by default to the OFF state (high level) at UART initialization. The **RTS** line is then held by the module in the OFF state if the line is not activated by the DTE: an active pull-up is enabled inside the module on the **RTS** input.

If the HW flow control is enabled (for more details see the *u*-blox AT Commands Manual [2] AT&K, AT\Q, AT+IFC commands) the **RTS** line is monitored by the module to detect permission from the DTE to send data to the DTE itself. If the **RTS** line is set to OFF state, any on-going data transmission from the module is interrupted or any subsequent transmission forbidden until the **RTS** line changes to ON state.

The DTE must be able to still accept a certain number of characters after the **RTS** line has been set to OFF state: the module guarantees the transmission interruption within 2 characters from **RTS** state change.

If AT+UPSV=2 is set and HW flow control is disabled, the **RTS** line is monitored by the module to manage the power saving configuration:



- When an OFF-to-ON transition occurs on the **RTS** input line, the module switches from idle-mode to active-mode after 20 ms and the module does not enter idle-mode until the **RTS** input line is held in the ON state
- If **RTS** is set to OFF state by the DTE, the module automatically enters idle-mode whenever possible as in the AT+UPSV=1 configuration (cyclic idle/active mode)

For more details see section 1.9.1.3 and u-blox AT Commands Manual [2], AT+UPSV command.

### DSR signal behavior

If AT&SO is set, the **DSR** module output line is set by default to ON state (low level) at UART initialization and is then always held in the ON state.

If AT&S1 is set, the **DSR** module output line is set by default to OFF state (high level) at UART initialization. The **DSR** line is then set to the OFF state when the module is in command mode and is set to the ON state when the module is in data mode.

### DTR signal behavior

The **DTR** module input line is set by default to OFF state (high level) at UART initialization. The **DTR** line is then held by the module in the OFF state if the line is not activated by the DTE: an active pull-up is enabled inside the module on the **DTR** input. Module behavior according to **DTR** status depends on the AT command configuration (see *u-blox AT Commands Manual* [2], AT&D command).

### DCD signal behavior

If AT&C0 is set, the **DCD** module output line is set by default to ON state (low level) at UART initialization and is then always held in the ON state.

If AT&C1 is set, the **DCD** module output line is set by default to OFF state (high level) at UART initialization. The **DCD** line is then set by the module in accordance with the carrier detect status: ON if the carrier is detected, OFF otherwise. In case of voice call **DCD** is set to ON state when the call is established. For a data call there are the following scenarios:

- **GPRS data communication**: Before activating the PPP protocol (data mode) a dial-up application must provide the ATD\*99\*\*\*<context\_number># to the module: with this command the module switches from command mode to data mode and can accept PPP packets. The module sets the **DCD** line to the ON state, then answers with a CONNECT to confirm the ATD\*99 command. The **DCD** ON is not related to the context activation but with the data mode
- **CSD data call**: To establish a data call the DTE can send the ATD<number> command to the module which sets an outgoing data call to a remote modem (or another data module). Data can be transparent (non reliable) or non transparent (with the reliable RLP protocol). When the remote DCE accepts the data call, the module DCD line is set to ON and the CONNECT <communication baudrate> string is returned by the module. At this stage the DTE can send characters through the serial line to the data module which sends them through the network to the remote DCE attached to a remote DTE

### **RI signal behavior**

The **RI** module output line is set by default to the OFF state (high level) at UART initialization. Then, during an incoming call, the **RI** line is switched from OFF state to ON state with a 4:1 duty cycle and a 5 s period (ON for 1 s, OFF for 4 s, see Figure 22), until the DTE attached to the module sends the ATA string and the module accepts the incoming data call. The RING string sent by the module (DCE) to the serial port at constant time intervals is not correlated with the switch of the **RI** line to the ON state.





### Figure 22: RI behavior during an incoming call

The **RI** line can notify an SMS arrival. When the SMS arrives, the **RI** line switches from OFF to ON for 1 s (see Figure 23), if the feature is enabled by the proper AT command (see the *u-blox AT Commands Manual* [2], AT+CNMI command).



#### Figure 23: RI behavior at SMS arrival

This behavior allows the DTE to remain in power saving mode until the DCE related event requests service. If more than one SMS arrives coincidently or in quick succession the **RI** line will be independently triggered, although the line will not be deactivated between each event. As a result, the **RI** line may remain in the ON state for more than 1 second.

If an incoming call is answered within less than 1 second (with ATA or if auto-answering is set to ATS0=1) then the **RI** line will be set to OFF earlier.

#### F

### As a result:

- **RI** line monitoring cannot be used by the DTE to determine the number of received SMSes
- In case of multiple events (incoming call plus SMS received), the **RI** line cannot be used to discriminate between the two events, but the DTE must rely on the subsequent URCs and interrogate the DCE with the proper commands

### 1.9.1.3 UART and power-saving

The AT+UPSV command controls the power saving configuration. When the power saving is enabled, the module automatically enters idle-mode whenever possible, otherwise the active-mode is maintained by the module. The AT+UPSV command sets the module power saving configuration, but also configures the UART behavior in relation to the power saving configuration. The conditions for the module entering idle-mode also depend on the UART power saving configuration.

The following subsections and the Table 18 describe the different power saving configurations that can be set by the AT+UPSV command. For more details on the +UPSV command description, see the *u*-blox AT commands Manual [2].



| AT+UPSV | HW flow control  | <b>RTS</b> line | Communication during idle mode and wake up                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | Enabled (AT&K3)  | ON              | Data sent by the DTE will be correctly received by the module.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0       | Enabled (AT&K3)  | OFF             | Data sent by the module will be buffered by the module and will be correctly received by the DTE when it will be ready to receive data (i.e. <b>RTS</b> line will be ON).                                                                                                                                                                                                                                                                                                           |
| 0       | Disabled (AT&K0) | ON              | Data sent by the DTE will be correctly received by the module.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0       | Disabled (AT&K0) | OFF             | Data sent by the module will be correctly received by the DTE if it is ready to receive data, otherwise data will be lost.                                                                                                                                                                                                                                                                                                                                                          |
| 1       | Enabled (AT&K3)  | ON              | Data sent by the DTE will be buffered by the DTE and will be correctly received by the module when active-mode is entered.                                                                                                                                                                                                                                                                                                                                                          |
| 1       | Enabled (AT&K3)  | OFF             | Data sent by the module will be buffered by the module and will be correctly received by the DTE when it is ready to receive data (i.e. <b>RTS</b> line will be ON).                                                                                                                                                                                                                                                                                                                |
| 1       | Disabled (AT&K0) | ON              | When a low-to-high transition occurs on the <b>TxD</b> input line, the module switches from idle-mode to active-mode after 20 ms: this is the "wake up time" of the module. As a consequence, the first character sent when the module is in idle-mode (i.e. the wake up character) will not be a valid communication character because it cannot be recognized, and the recognition of the subsequent characters is guaranteed only after the complete wake-up (i.e. after 20 ms). |
| 1       | Disabled (AT&K0) | OFF             | Data sent by the module will be correctly received by the DTE if it is ready to receive data, otherwise data will be lost.                                                                                                                                                                                                                                                                                                                                                          |
| 2       | Enabled (AT&K3)  | ON              | Not Applicable: HW flow control cannot be enabled with AT+UPSV=2.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2       | Enabled (AT&K3)  | OFF             | Not Applicable: HW flow control cannot be enabled with AT+UPSV=2.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2       | Disabled (AT&K0) | ON              | The module is forced in active-mode and it does not enter idle-mode until <b>RTS</b> line is set to OFF state. When a high-to-low (i.e. OFF-to-ON) transition occurs on the <b>RTS</b> input line, the module switches from idle-mode to active-mode after 20 ms: this is the "wake up time" of the module.                                                                                                                                                                         |
| 2       | Disabled (AT&K0) | OFF             | When a low-to-high transition occurs on the <b>TxD</b> input line, the module switches from idle-mode to active-mode after 20 ms: this is the "wake up time" of the module. As a consequence, the first character sent when the module is in idle-mode (i.e. the wake up character) will not be a valid communication character because it cannot be recognized, and the recognition of the subsequent characters is guaranteed only after the complete wake-up (i.e. after 20 ms). |

Table 18: UART and power-saving summary

### AT+UPSV=0: power saving disabled, fixed active-mode

The module does not enter idle-mode and the **CTS** line is always held in the ON state after UART initialization. The UART interface is enabled and data can be received. This is the default configuration.

### AT+UPSV=1: power saving enabled, cyclic idle/active mode

The module automatically enters idle-mode whenever possible, and periodically wakes up from idle-mode to active-mode to monitor the paging channel of the current base station (paging block reception), in accordance to GSM system requirements.

Idle-mode time is fixed by network parameters and can be up to  $\sim 2.1$  s. When the module is in idle-mode, a data transmitted by the DTE will be lost if hardware flow control is disabled, otherwise if hardware flow control is enabled, data will be buffered by the DTE and will be correctly received by the module when active-mode is entered.

When the module wakes up to active-mode, the UART interface is enabled and data can be received. When a character is received, it forces the module to stay in the active-mode for a longer time.

The active-mode duration depends by:

- Network parameters, related to the time interval for the paging block reception (minimum of ~11 ms)
- Time period from the last data received at the serial port during the active-mode: the module does not enter idle-mode until a timeout expires. This timeout is configurable by AT+UPSV command, from 40 GSM frames (~184 ms) up to 65000 GSM frames (300 s). The default value is 2000 GSM frames (~9.2 s)



• Every subsequent character received during the active-mode, resets and restarts the timer; hence the active-mode duration can be extended indefinitely.

The behavior of hardware flow-control output (**CTS** line) during normal module operations with power-saving and HW flow control enabled (cyclic idle-mode and active-mode) is illustrated in Figure 24.



Figure 24: CTS behavior with power saving enabled: the CTS line indicates when the module is able (CTS = ON = low level) or not able (CTS = OFF = high level) to accept data from the DTE and communicate through the UART interface

# AT+UPSV=2: power saving enabled and controlled by the RTS line

The module behavior is the same as for AT+UPSV=1 case if the **RTS** line is set to OFF by the DTE.

When an OFF-to-ON transition occurs on the **RTS** input line, the module switches from idle-mode to active-mode after 20 ms and then the module does not enter the idle-mode until the **RTS** input line is held in the ON state. This configuration can only be enabled with the module HW flow control disabled.

- Even if HW flow control is disabled, if the **RTS** line is set to OFF by the DTE, the **CTS** line is set by the module accordingly to its power saving configuration (like for AT+UPSV=1 with HW flow control enabled).
- Ē

When the **RTS** line is set to OFF by the DTE, the timeout to enter idle-mode from the last data received at the serial port during the active-mode is the one previously set with the AT+UPSV=1 configuration or it is the default value.



### Wake up from idle-mode to active-mode via data reception

If a data is transmitted by the DTE during the module idle-mode, it will be lost (not correctly received by the module) in the following cases:

- AT+UPSV=1 with hardware flow control disabled
- AT+UPSV=2 with hardware flow control disabled and RTS line set to OFF

When the module is in idle-mode, the **TxD** input line of the module is always configured to wake up the module from idle-mode to active-mode via data reception: when a low-to-high transition occurs on the **TxD** input line, it causes the wake-up of the system. The module switches from idle-mode to active-mode after 20 ms from the first data reception: this is the "wake up time" of the module. As a consequence, the first character sent when the module is in idle-mode (i.e. the wake up character) will not be a valid communication character because it cannot be recognized, and the recognition of the subsequent characters is guaranteed only after the complete wake-up (i.e. after 20 ms).

Figure 25 and Figure 26 show an example of common scenarios and timing constraints:

- HW flow control set in the DCE, and no HW flow control set in the DTE, needed to see the **CTS** line changing on DCE
- Power saving configuration is active and the timeout from last data received to idle-mode start is set to 2000 frames (AT+UPSV=1,2000)

Figure 25 shows the case where DCE is in idle mode and a wake-up is forced. In this scenario the only character sent by the DTE is the wake-up character; as a consequence, the DCE will return to idle-mode when the timeout from last data received expires. (2000 frames without data reception).



Figure 25: Wake-up via data reception without further communication



Figure 26 shows the case where in addition to the wake-up character further (valid) characters are sent. The wake up character wakes-up the DCE. The other characters must be sent after the "wake up time" of 20 ms. If this condition is met, the characters are recognized by the DCE. The DCE is allowed to re-enter idle-mode after 2000 GSM frames from the latest data reception.



### Figure 26: Wake-up via data reception with further communication

- The "wake-up via data reception" feature cannot be disabled.
- The "wake-up via data reception" feature can be used in both AT+UPSV=1 and AT+UPSV=2 case (when **RTS** line is set to OFF).
- In command mode, if autobauding is enabled and HW flow control is not implemented by the DTE, the DTE must always send a character to the module before the "AT" prefix set at the beginning of each command line: the first character will be ignored if the module is in active-mode, or it will represent the wake up character if the module is in idle-mode.
- In command mode, if autobauding is disabled, the DTE must always send a dummy "AT" to the module before each command line: the first character will not be ignored if the module is in active-mode (i.e. the module will reply "OK"), or it will represent the wake up character if the module is in idle-mode (i.e. the module will not reply).
- No wake-up character or dummy "AT" is required from the DTE during connected-mode since the module continues to be in active-mode and does not need to be woken-up. Furthermore in data mode a wake-up character or a dummy "AT" would affect the data communication.

### 1.9.1.4 UART application circuits

# Providing the full RS-232 functionality (using the complete V.24 link)

For complete RS-232 functionality conforming to *ITU-T Recommendation* [4] in DTE/DCE serial communication, the complete UART interface of the module (DCE) must be connected to the DTE as described in Figure 27.





Figure 27: UART interface application circuit with complete V.24 link in the DTE/DCE serial communication

# Providing the TxD, RxD, RTS and CTS lines only (not using the complete V.24 link)

If the functionality of the **DSR**, **DCD**, **RI** and **DTR** lines is not required in the application, or the lines are not available, the application circuit described in Figure 28 must be implemented:

- Connect the module DTR input line to GND, since the module requires DTR active (low electrical level)
- Leave **DSR**, **DCD** and **RI** lines of the module unconnected and floating



Figure 28: UART interface application circuit with partial V.24 link (5-wire) in the DTE/DCE serial communication

If only **TxD**, **RxD**, **RTS** and **CTS** lines are provided as described in Figure 28 the procedure to enable the power saving depends on the HW flow-control status. If HW flow-control is enabled (AT&K3, that is the default setting) the power saving will be activated by AT+UPSV=1. Through this configuration, when the module is in idle-mode, a data transmitted by the DTE will be buffered by the DTE and will be correctly received by the module when active-mode is entered.

If the HW flow-control is disabled (AT&K0), the power saving can be enabled by AT+UPSV=2. The module is in idle-mode until a high-to-low (i.e. OFF-to-ON) transition on the **RTS** input line will switch the module from idle-mode to active-mode after 20 ms. The module will be forced in active-mode if the **RTS** input line is held in the ON state.



# Providing the TxD and RxD lines only (not using the complete V24 link)

If the functionality of the **CTS**, **RTS**, **DSR**, **DCD**, **RI** and **DTR** lines is not required in the application, or the lines are not available, the application circuit described in Figure 29 must be implemented:

- Connect the module DTR input line to GND, since the module requires DTR active (low electrical level)
- Connect the module **RTS** input line to GND, since the module requires **RTS** active (low electrical level)
- Leave **CTS**, **DSR**, **DCD** and **RI** lines of the module unconnected and floating



Figure 29: UART interface application circuit with partial V.24 link (3-wire) in the DTE/DCE serial communication

If only **TxD** and **RxD** lines are provided as described in Figure 29 and HW flow-control is disabled (AT&KO), the power saving will be enabled by AT+UPSV=1. The module enters active-mode 20 ms after a low-to-high transition on the **TxD** input line; the recognition of the subsequent characters is guaranteed until the module is in active-mode.

A data delivered by the DTE can be lost using this configuration and the following settings:

- HW flow-control enabled in the module (AT&K3, that is the default setting)
- Module power saving enabled by AT+UPSV=1
- HW flow-control disabled in the DTE

Ē

F

In this case the first character sent when the module is in idle-mode will be a wake-up character and will not be a valid communication character (see section 1.9.1.3 for the complete description).

If power saving is enabled the application circuit with the **TxD** and **RxD** lines only is not recommended. During command mode the DTE must send to the module a wake-up character or a dummy "AT" before each command line (see section 1.9.1.3 for the complete description), but during data mode the wake-up character or the dummy "AT" would affect the data communication.

### Additional considerations

To avoid an increase in module power consumption, any external signal connected to the UART must be set low or tri-stated when the module is in power-down mode. If the external signals in the application circuit connected to the UART cannot be set low or tri-stated, a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244) or a single channel analog switch (e.g. Texas Instruments TS5A63157) must be inserted between the two-circuit connections and set to high impedance when the module is in power-down mode.



It is highly recommended to provide on an application board a direct access to **RxD** and **TxD** lines of the module (in addition to access to these lines from an application processor). This enables a direct connection of PC (or similar) to the module for execution of Firmware upgrade over the UART. The module FW upgrade over UART (using the **RxD** and **TxD** pins) starts at the module switch-on or when the module is released from the reset state: it is suggested to provide access to the **PWR\_ON** pin, or to provide access to the **RESET\_N** pin, or to provide access to the enabling of the DC supply connected to the **VCC** pin, to start the module firmware upgrade over the UART.

# 1.9.1.5 MUX protocol (3GPP 27.010)

The module has a software layer with MUX functionality complaint with 3GPP 27.010 [7].

This is a data link protocol (layer 2 of OSI model) using HDLC-like framing and operates between the module (DCE) and the application processor (DTE). The protocol allows simultaneous sessions over the UART. Each session consists of a stream of bytes transferring various kinds of data like SMS, CBS, GPRS, AT commands in general. This permits, for example, SMS to be transferred to the DTE when a data connection is in progress.

The following channels are defined:

- Channel 0: control channel
- Channel 1 5: AT commands /data connection
- Channel 6: GNSS tunneling

For more details see the Mux implementation Application Note [15].



# 1.9.2 DDC (l<sup>2</sup>C) interface

### 1.9.2.1 Overview

An I<sup>2</sup>C compatible Display Data Channel (DDC) interface for communication with u-blox GNSS receivers is available on LEON-G100 modules. This interface is intended exclusively to access u-blox GNSS receivers.

| Name | Description                     | Remarks                                      |
|------|---------------------------------|----------------------------------------------|
| SCL  | I <sup>2</sup> C bus clock line | Fixed open drain. External pull-up required. |
| SDA  | I <sup>2</sup> C bus data line  | Fixed open drain. External pull-up required. |

#### Table 19: DDC (l<sup>2</sup>C) pins

DDC (l<sup>2</sup>C) interface pins ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the lines are externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the lines connected to these pins if they are externally accessible on the application board.

u-blox has implemented special features in LEON-G100 modules to ease the design effort required to integrate a u-blox cellular module with a u blox GNSS receiver.

Combining a LEON-G100 module with a u-blox GNSS receiver allows designers full access to the GNSS receiver directly via the cellular module: it relays control messages to the GNSS receiver via a dedicated DDC ( $l^2C$ ) interface. A 2<sup>nd</sup> interface connected to the GNSS receiver is not necessary: AT commands via the UART serial interface of the cellular module allow full control of the GNSS receiver from any host processor.

LEON-G1 series modules feature embedded u-blox GPS aiding functionalities for enhanced GNSS performance. These provide decreased Time To First Fix (TTFF) and allow faster position calculation with higher accuracy.

For more details regarding the handling of the DDC (I<sup>2</sup>C) interface and the GPS aiding features see the u-blox AT Commands Manual [2] (AT+UGPS, AT+UGPRF, AT+UGPIOC commands) and GNSS Implementation Application Note [3].



# 1.9.2.2 DDC application circuit

### General considerations

The DDC ( $l^2C$ ) interface of the LEON-G100 modules is used only to connect the cellular module to a u-blox GNSS receiver: the DDC ( $l^2C$ ) interface is enabled by the AT+UGPS command only (for more details see the *u-blox AT Commands Manual* [2]). The **SDA** and **SCL** lines must be connected to the DDC ( $l^2C$ ) interface pins of the u-blox GNSS receiver (i.e. the SDA2 and SCL2 pins of the u-blox GNSS receiver) on the application board.

To be complaint with the  $l^2$ C bus specifications, the module pads of the bus interface are open drain output and pull-up resistors must be used. Since the pull-up resistors are not mounted on the module, they must be mounted externally. Resistor values must conform to the  $l^2$ C bus specifications [8]. If LEON-G100 modules are connected through the DDC bus to a u-blox GNSS receiver (only one device can be connected on the DDC bus), use a pull-up resistor of 4.7 k $\Omega$ . Pull-up resistors must be connected to a supply voltage of 2.85 V (typical), since this is the voltage domain of the DDC pins (for detailed electrical characteristics see the *LEON-G1 series Data Sheet* [1]).

DDC Slave-mode operation is not supported, the module can act as master only.

Two lines, serial data (**SDA**) and serial clock (**SCL**), carry information on the bus. **SCL** is used to synchronize data transfers, and **SDA** is the data line. Since both lines are open drain outputs, the DDC devices can only drive them low or leave them open. The pull-up resistor pulls the line up to the supply rail if no DDC device is pulling it down to GND. If the pull-ups are missing, **SCL** and **SDA** lines are undefined and the DDC bus will not work.

The signal shape is defined by the values of the pull-up resistors and the bus capacitance. Long wires on the bus will increase the capacitance. If the bus capacitance is increased, use pull-up resistors with nominal resistance value lower than 4.7 k $\Omega$ , to match the  $l^2C$  bus specifications [8] regarding rise and fall times of the signals.

Capacitance and series resistance must be limited on the bus to match the  $l^2C$  specifications [8] (1.0 µs is the maximum allowed rise time on the SCL and SDA lines): route connections as short as possible.

If the pins are not used as DDC bus interface, they can be left floating on the application board.

LEON-G100 modules support these GPS aiding types:

- Local aiding
- AssistNow Online
- AssistNow Offline
- AssistNow Autonomous

The embedded GPS aiding features can be used only if the DDC ( $I^2C$ ) interface of the cellular module is connected to the u-blox GNSS receivers.

The GPIO pins can handle:

- The power on/off of the GNSS receiver ("GNSS supply enable" function provided by **GPIO2**)
- The wake up from idle-mode when the GNSS receiver is ready to send data ("GNSS data ready" function provided by **GPIO3**)
- The RTC synchronization signal to the GNSS receiver ("GNSS RTC sharing" function provided by GPIO4)

**GPIO2** is by default configured to provide the "GNSS supply enable" function (parameter <gpio\_mode> of AT+UGPIOC command set to 3 by default), to enable or disable the supply of the u-blox GNSS receiver connected to the cellular module by the AT+UGPS command. The pin is set as

- Output / High, to switch on the u-blox GNSS receiver, if the parameter <mode> of AT+UGPS command is set to 1
- Output / Low, to switch off the u-blox GNSS receiver, if the parameter <mode> of AT+UGPS command is set to 0 (default setting)



The pin must be connected to the active-high enable pin (or the active-low shutdown pin) of the voltage regulator that supplies the u-blox GNSS receiver on the application board.

The "GNSS supply enable" function improves the current consumption of the GNSS receiver. When GNSS functionality is not required, the cellular module controlled by the application processor can completely switch off the GNSS receiver using AT commands.

**GPIO3** is by default configured to provide the "GNSS data ready" function (parameter <gpio\_mode> of AT+UGPIOC command set to 4 by default), to detect when the u-blox GNSS receiver connected to the cellular module is ready to send data by the DDC (l<sup>2</sup>C) interface. The pin is set as

- Input, to detect the line status, waking up the cellular module from idle mode when the u-blox GNSS receiver is ready to send data by the DDC (I<sup>2</sup>C) interface; this is possible if the parameter <mode> of +UGPS AT command is set to 1 and the parameter <GPS\_IO\_configuration> of +UGPRF AT command is set to 16
- Tri-state with an internal active pull-down enabled, otherwise (default setting)

The pin must be connected to the data ready output of the u-blox GNSS receiver (i.e. the pin TxD1 of the u-blox GNSS receiver) on the application board.

The "GNSS data ready" function provides an improvement in the power consumption of the cellular module. When power saving is enabled in the cellular module by the AT+UPSV command, the module automatically enters idle-mode whenever possible and when the GNSS receiver does not send data by the DDC ( $l^2$ C) interface. The **GPIO3** pin can be used by the GNSS receiver to indicate to the cellular module that it is ready to send data by the DDC ( $l^2$ C) interface: it is used by the GNSS receiver to wake up the cellular module if it is in idle-mode, so that data sent by the GNSS receiver will not lost by the cellular module even if power saving is enabled.

**GPIO4** is by default configured to provide the "GNSS RTC sharing" function (parameter <gpio\_mode> of AT+UGPIOC command set to 5 by default), to provide a synchronization timing signal at the power up of the u-blox GNSS receiver connected to the cellular module. The pin is set as

- Output, to provide a synchronization timing signal to the u-blox GNSS receiver for RTC sharing if the parameter <mode> of AT+UGPS command is set to 1 and the parameter <GPS\_IO\_configuration> of +UGPRF AT command is set to 32
- Output / Low, otherwise (default setting)

The pin must be connected to the synchronization timing input of the u-blox GNSS receiver (i.e. the pin EXTINTO of the u-blox GNSS receiver) on the application board.

The "GNSS RTC sharing" function provides an improvement in the GNSS receiver performance, decreasing the Time To First Fix (TTFF), thus allowing to calculate the position in a shorter time with higher accuracy. When the GPS local aiding is enabled, the cellular module automatically uploads data such as position, time, ephemeris, almanac, health and ionospheric parameter from the GNSS receiver into its local memory, and restores back the GNSS receiver at next power up of the GNSS receiver.

The application circuit for the connection of a LEON-G100 module to a u-blox 3.0 V GNSS receiver is illustrated in Figure 30 and the suggested components are listed in Table 20. A pull-down resistor is mounted on the **GPIO2** line to avoid a switch on of the GNSS receiver when the cellular module is switched-off and its digital pins are tri-stated.

The **V\_BCKP** supply output of the LEON-G1 series cellular module is connected to the **V\_BCKP** backup supply input pin of the GNSS receiver to provide the supply for the GNSS real time clock and backup RAM when the **VCC** supply of the cellular module is within its operating range and the **VCC** supply of the GNSS receiver is disabled. This enables the u-blox GNSS receiver to recover from a power outage with either a hot start or a warm start (depending on the duration of the GNSS **VCC** outage) and to maintain the configuration settings saved in the backup RAM.





#### Figure 30: Application circuit for LEON-G100 cellular modules and u-blox 3.0 V GNSS receivers

| Reference | Description                         | Part Number - Manufacturer                    |
|-----------|-------------------------------------|-----------------------------------------------|
| R1, R2    | 4.7 kΩ Resistor 0402 5% 0.1 W       | RC0402JR-074K7L - Yageo Phycomp               |
| R3        | 47 kΩ Resistor 0402 5% 0.1 W        | RC0402JR-0747KL - Yageo Phycomp               |
| U1        | Voltage Regulator for GNSS Receiver | See GNSS Receiver Hardware Integration Manual |

Table 20: Components for application circuit for LEON-G100 cellular modules and u-blox 3.0 V GNSS receivers



# 1.10 Audio

LEON-G1 series modules provide four analog and one digital audio interfaces:

- Two microphone inputs:
  - First microphone input can be used for direct connection of the electret condenser microphone of a handset. This input is used when the main uplink audio path is "Handset Microphone" (see the *u-blox AT Commands Manual* [2]; AT+USPM command: <main\_uplink> parameter)
  - Second microphone input can be used for direct connection of the electret condenser microphone of a headset. This input is used when the main uplink audio path is "Headset Microphone" (see the *u-blox* AT Commands Manual [2]; AT+USPM command: <main\_uplink> parameter)
- Two speaker outputs:
  - First speaker output is a single ended low power audio output that can be used to directly connect the receiver (earpiece) of a handset or a headset. This output is used when the main downlink audio path is "Normal earpiece" or "Mono headset" (see the *u-blox AT Commands Manual* [2]; AT+USPM command: <main\_downlink> parameter). These two downlink path profiles use the same physical output but have different sets of audio parameters (see the *u-blox AT Commands Manual* [2]: AT+USGC, AT+UDBF, AT+USTN commands)
  - Second speaker output is a differential high power audio output that can be used to directly connect a speaker or a loud speaker used for ring-tones or for speech in hands-free mode. This output is used when audio downlink path is "Loudspeaker" (see the *u-blox AT Commands Manual* [2]; AT+USPM command, <main\_downlink> and <alert\_sound> parameters)
- Headset detection input:
  - If enabled, causes the automatic switch of uplink audio path to "Headset Microphone" and downlink audio path to "Mono headset". Enabling/disabling the detection can be controlled by parameter <headset\_indication> in AT+USPM command (see the *u-blox AT Commands Manual* [2])
- I<sup>2</sup>S digital audio interface:
  - This path is selected when parameters <main\_uplink> and <main\_downlink> in AT+USPM command (see the *u-blox AT Commands Manual* [2]) are respectively "I<sup>2</sup>S input line" and "I<sup>2</sup>S output line"
- Not all combinations of Input-Output audio paths are allowed. Check audio command AT+USPM in *u-blox AT Commands Manual* [2] for allowed combinations of audio path and for their switching during different use cases (speech/alert tones).
- The default values for audio parameters tuning commands (see the *u-blox AT Commands Manual* [2]; AT+UMGC, AT+UUBF, AT+UHFP, AT+USGC, AT+UDBF, AT+USTN commands) are tuned for audio device connected as suggested above (i.e. Handset microphone connected on first microphone input, headset microphone on second microphone input). For a different connection, (i.e. connection of a Hands Free microphone) these parameters should be changed on the audio path corresponding to the connection chosen.

# 1.10.1 Analog audio interface

### 1.10.1.1 Uplink path (microphone inputs)

The TX (uplink) path of the analog audio front-end on the module consists of two identical microphone circuits. Two electret condenser microphones can be directly connected to the two available microphone inputs.

The main required electrical specifications for the electret condenser microphone are 2.2 k $\Omega$  as maximum output impedance at 1 kHz and 2 V maximum standard operating voltage.



LEON-G100 pins related to the uplink path (microphones inputs) are:

- First microphone input:
  - MIC\_BIAS1: single ended supply to the first microphone and represents the microphone signal input
  - **MIC\_GND1**: local ground for the first microphone
- Second microphone input:
  - MIC\_BIAS2: single ended supply to the second microphone and represents the microphone signal input
  - **MIC\_GND2**: local ground for the second microphone

For a description of the internal function blocks see Figure 36.

# 1.10.1.2 Downlink path (speaker outputs)

The RX (downlink) path of the analog audio front-end of the module consists of two speaker outputs available on the following pins:

- First speaker output:
  - **HS\_P**: low power single ended audio output. This pin is internally connected to the output of the single ended audio amplifier of the chipset
- Second speaker output:
  - **SPK\_N/SPK\_P**: high power differential audio output. These two pins are internally connected to the output of the high power differential audio amplifier of the chipset

See Figure 36 for a description of the internal function blocks.

### Marning: excessive sound pressure from headphones can cause hearing loss.

Detailed electrical characteristics of the low power single-ended audio receive path and the high power differential audio receive path can be found in *LEON-G1 series Data Sheet* [1].

| Name      | Description                                                          | Remarks                                                                                                                                                      |
|-----------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HS_DET    | Headset detection input                                              | Internal active pull-up to 2.85 V enabled.                                                                                                                   |
| HS_P      | First speaker output with low power single-ended analog audio        | This audio output is used when audio downlink path is<br>"Normal earpiece" or "Mono headset"                                                                 |
| SPK_P     | Second speaker output with high power differential analog audio      | This audio output is used when audio downlink path is<br>"Loudspeaker".                                                                                      |
| SPK_N     | Second speaker output with power differential<br>analog audio output | This audio output is used when audio downlink path is<br>"Loudspeaker".                                                                                      |
| MIC_BIAS2 | Second microphone analog signal input and bias output                | This audio input is used when audio uplink path is set as<br>"Headset Microphone". Single ended supply output and<br>signal input for the second microphone. |
| MIC_GND2  | Second microphone analog reference                                   | Local ground of second microphone. Used for "Headset microphone" path.                                                                                       |
| MIC_GND1  | First microphone analog reference                                    | Local ground of the first microphone. Used for "Handset microphone" path                                                                                     |
| MIC_BIAS1 | First microphone analog signal input and bias output                 | This audio input is used when audio uplink path is set as<br>"Handset Microphone". Single ended supply output and<br>signal input for first microphone.      |

Table 21 lists the signals related to analog audio functions.

Table 21: Analog Audio Signal Pins

Ē

All audio lines on an application board must be routed in pairs, be embedded in GND (have the ground lines as close as possible to the audio lines), and maintain distance from noisy lines such as VCC and from components such as switching regulators.



(P

S

Audio pins ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the lines are externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the lines connected to these pins if they are externally accessible on the application board.

If the audio pins are not used, they can be left floating on the application board.

# 1.10.1.3 Handset mode

Handset mode is the default audio operating mode of LEON-G1 series modules. In this mode the main uplink audio path is "Handset microphone", the main downlink audio path is "Normal earpiece" (see the *u-blox AT Commands Manual* [2]; AT+USPM command: <main\_uplink>, <main\_downlink> parameters).

- Handset microphone must be connected to inputs MIC\_BIAS1/MIC\_GND1
- Handset receiver must be connected to output HS\_P

Figure 31 shows an example of an application circuit connecting a handset (with a 2.2 k $\Omega$  electret microphone and a 32  $\Omega$  receiver) to the LEON-G100 modules. The following actions should be done on the application circuit:

- Mount a series capacitor on the **HS\_P** line to decouple the bias
- Mount a 10  $\mu$ F ceramic capacitor (e.g. Murata GRM188R60J106M) if connecting a 32  $\Omega$  receiver, or a load with greater impedance (such as a single ended analog input of a codec). Otherwise if a 16  $\Omega$  receiver is connected to the line, a ceramic capacitor with greater nominal capacitance must be used: a 22  $\mu$ F series capacitor (e.g. Murata GRM21BR60J226M) is required
- Mount a 82 nH series inductor (e.g. Murata LQG15HS82NJ02) on each microphone line and a 27 pF bypass capacitor (e.g. Murata GRM1555C1H270J) on all audio lines to minimize RF coupling and TDMA noise



Figure 31: Handset connector application circuit

| Reference  | Description                                                         | Part Number - Manufacturer |
|------------|---------------------------------------------------------------------|----------------------------|
| C1, C2, C3 | 27 pF Capacitor Ceramic COG 0402 5% 25 V                            | GRM1555C1H270JZ01 - Murata |
| C4         | 10 µF Capacitor Ceramic X5R 0603 20% 6.3V                           | GRM188R60J106M - Murata    |
| L1, L2     | 82 nH Multilayer inductor 0402<br>(self resonance frequency ~1 GHz) | LQG15HS82NJ02 - Murata     |
| J1         | Audio Handset Jack Connector, 4Ckt (4P4C)                           | 52018-4416 - Molex         |
| D1         | Varistor Array for ESD protection                                   | CA05P4S14THSG - EPCOS      |

Table 22: Example of components for handset connection



### 1.10.1.4 Headset mode

The audio path is automatically switched from handset mode to headset mode when a rising edge is detected by the module on **HS\_DET** pin. The audio path returns to the handset mode when the line returns to low level.

In headset mode the main uplink audio path is "Headset microphone", the main downlink audio path is "Mono headset" (see the *u-blox AT Commands Manual* [2]; AT+USPM command: <main\_uplink>, <main\_downlink> parameters).

The audio path used in headset mode:

- Headset microphone must be connected to MIC\_BIAS2/MIC\_GND2
- Headset receiver must be connected to HS\_P

Figure 32 shows an application circuit connecting a headset (with a 2.2 k $\Omega$  electret microphone and a 32  $\Omega$  receiver) to the LEON-G100 modules. Pin 2 & 5 are shorted in the headset connector, causing **HS\_DET** to be pulled low. When the headset plug is inserted **HS\_DET** is pulled up internally by the module, causing a rising edge for detection.

Perform the following steps on the application board (as shown in Figure 32; the list of components to be mounted is shown in Table 23):

- Mount a series capacitor on the **HS\_P** line to decouple the bias. 10  $\mu$ F ceramic capacitor (e.g. Murata GRM188R60J106M) is required if a 32  $\Omega$  receiver or a load with greater impedance (as a single ended analog input of a codec) is connected to the line. 22  $\mu$ F series capacitor (e.g. Murata GRM21BR60J226M) is required if a 16  $\Omega$  receiver is connected to the line
- Mount a 82 nH series inductor (e.g. Murata LQG15HS82NJ02) on each microphone line, and a 27 pF bypass capacitor (e.g. Murata GRM1555C1H270J) on all audio lines to minimize RF coupling and the TDMA noise



#### Figure 32: Headset mode application circuit

| Reference  | Description                                                        | Part Number - Manufacturer  |
|------------|--------------------------------------------------------------------|-----------------------------|
| C1, C2, C3 | 27 pF Capacitor Ceramic COG 0402 5% 25 V                           | GRM1555C1H270JZ01 - Murata  |
| C4         | 10 µF Capacitor Ceramic X5R 0603 20% 6.3V                          | GRM188R60J106M - Murata     |
| L1, L2     | 82nH Multilayer inductor 0402<br>(self resonance frequency ~1 GHz) | LQG15HS82NJ02 - Murata      |
| J1         | Audio Headset 2.5 mm Jack Connector                                | SJ1-42535TS-SMT - CUI, Inc. |
| D1         | Varistor Array for ESD protection                                  | CA05P4S14THSG - EPCOS       |

Table 23: Example of components for headset jack connection



### 1.10.1.5 Hands-free mode

Hands-free mode can be implemented using a loudspeaker and a dedicated microphone.

Hands-free functionality is implemented using appropriate DSP algorithms for voice-band handling (echo canceller and automatic gain control), managed via software (see the *u-blox AT Commands Manual* [2]; AT+UHFP command).

In this mode the main downlink audio path must be "Loudspeaker", the main uplink audio path can be "Handset microphone" or "Headset microphone" (see the *u-blox AT Commands Manual* [2]; AT+USPM command: <main\_uplink>, <main\_downlink> parameters). Use of an uplink audio path for hands-free makes it unavailable for another device (handset/headset). Therefore:

- Microphone can be connected to the input pins MIC\_BIAS1/MIC\_GND1 or MIC\_BIAS2/MIC\_GND2
- High power loudspeaker must be connected to the output pins **SPK\_P/SPK\_N**
- The default parameters for audio uplink profiles "Handset microphone" and "Headset microphone" (see the *u-blox AT Commands Manual* [2]; AT+UMGC, AT+UUBF, AT+UHFP) are for a handset and a headset microphone. To implement hands-free mode, these parameters should be changed on the audio path corresponding to the connection chosen. Procedure to tune parameters for hands-free mode (gains, echo canceller) can be found in *LEON Audio Application Note* [13].

When hands-free mode is enabled, the audio output signal on **HS\_P** is disabled.

Ē

The physical width of the high-power audio outputs lines on the application board must be wide enough to minimize series resistance.

Figure 33 shows an application circuit for hands-free mode. In this example the LEON-G100 modules are connected to an 8  $\Omega$  speaker and a 2.2 k $\Omega$  electret microphone. Insert an 82 nH series inductor (e.g. Murata LQG15HS82NJ02) on each microphone line, and a 27 pF bypass capacitor (e.g. Murata GRM1555C1H270J) on all audio lines to minimize RF coupling and the TDMA noise.



Figure 33: Hands free mode application circuit

| Reference      | Description                                                        | Part Number - Manufacturer |
|----------------|--------------------------------------------------------------------|----------------------------|
| C1, C2, C3, C4 | 27 pF Capacitor Ceramic COG 0402 5% 25 V                           | GRM1555C1H270JZ01 - Murata |
| L1, L2         | 82nH Multilayer inductor 0402<br>(self resonance frequency ~1 GHz) | LQG15HS82NJ02 - Murata     |
| SPK            | Loudspeaker                                                        |                            |
| MIC            | Active Elected Microphone                                          |                            |

Table 24: Example of components for hands-free connection



### 1.10.1.6 Connection to an external analog audio device

**MIC\_BIAS1** / **MIC\_GND** single ended analog audio inputs and the **HS\_P** single ended analog audio output of LEON-G100 can be used to connect the module to an external analog audio device.

If the external analog audio device is provided with a single ended analog audio input, the **HS\_P** single ended output of the module must be connected to the single ended input of the external audio device by a DC-block 10  $\mu$ F series capacitor (e.g. Murata GRM188R60J106M) to decouple the bias present at the module output (see **HS\_P** common mode output voltage in the *LEON-G1 series Data Sheet* [1]). Use a suitable power-on sequence to avoid audio bump due to charging of the capacitor: the final audio stage should always be the last one enabled.

If the external analog audio device is provided with a differential analog audio input, a proper single ended to differential circuit must be inserted from the **HS\_P** single ended output of the module to the differential input of the external audio device. A simple application circuit is described in Figure 34: a DC-block 10  $\mu$ F series capacitor (e.g. Murata GRM188R60J106M) is provided to decouple the bias present at the module output. A voltage divider is provided to correctly adapt the signal level from the module output to the external audio device input.

The DC-block series capacitor acts as high-pass filter for audio signals, with cut-off frequency depending on both the values of capacitor and on the input impedance of the audio device. For example: in case of a single ended connection to 600  $\Omega$  external device, the 10  $\mu$ F capacitor will set the -3 dB cut-off frequency to 103 Hz. The high-pass filter has a low enough cut-off to not impact the audio signal frequency response.

If the external analog audio device is provided with a single ended analog audio output, the **MIC\_BIAS1** single ended input of the module must be connected to the single ended output of the external audio device by a DC-block 10 µF series capacitor (e.g. Murata GRM188R60J106M) to decouple the bias present at the module input (see **MIC\_BIAS1** microphone supply characteristics in the *LEON-G1* series Data Sheet [1]).

If the external analog audio device is provided with a differential analog audio output, a proper differential to single ended circuit must be inserted from the differential output of the external audio device to the **MIC\_BIAS1** single ended input of the module. Figure 34 describes a simple application circuit: a DC-block 10  $\mu$ F series capacitor (e.g. Murata GRM188R60J106M) is provided to decouple the bias present at the module input, and a voltage divider is provided to correctly adapt the signal level from the external audio device output to the module input.

Use a suitable power-on sequence to avoid audio bump due to capacitor charging: the final audio stage should always be the last one enabled.

Additional circuitry should be inserted depending on the external audio device characteristics.

To enable the audio path corresponding to these input/output, see the *u-blox AT Commands Manual* [2], AT+USPM command.

To tune audio levels for the external device see the *u-blox AT Commands Manual* [2], AT+USGC, AT+UMGC commands.





Figure 34: Application circuits to connect the module to audio devices with proper single-ended or differential input/output

| Reference      | Description                       | Part Number - Manufacturer     |
|----------------|-----------------------------------|--------------------------------|
| C1, C2, C3, C4 | 10 µF Capacitor X5R 0603 5% 6.3 V | GRM188R60J106M - Murata        |
| R1, R3         | 0 Ω Resistor 0402 5% 0.1 W        | RC0402JR-070RL - Yageo Phycomp |
| R2, R4         | Not populated                     |                                |

Table 25: Example of components for the connection to an analog audio device

# 1.10.2 Digital audio interface

LEON-G100 modules support a bidirectional 4-wire  $l^2S$  digital audio interface. The module acts as master only. Table 26 lists the  $l^2S$  pins:

| Name    | Description                     | Remarks                                    |
|---------|---------------------------------|--------------------------------------------|
| I2S_WA  | I <sup>2</sup> S word alignment | Module output (master). <sup>4</sup>       |
| I2S_TXD | l <sup>2</sup> S transmit data  | Module output <sup>4</sup>                 |
| I2S_CLK | l²S clock                       | Module output (master) <sup>4</sup>        |
| I2S_RXD | I <sup>2</sup> S receive data   | Module input <sup>4</sup>                  |
|         |                                 | Internal active pull-up to 2.85 V enabled. |

### Table 26: I<sup>2</sup>S interface pins

<sup>&</sup>lt;sup>4</sup> Check device specifications to ensure compatibility of supported modes to LEON-G100 module. Add a test point to provide access to the pin for debugging.



I<sup>2</sup>S interface pins ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the lines are externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the lines connected to these pins if they are externally accessible on the application board.

The I<sup>2</sup>S interface can be can be used in two modes:

- PCM mode: I2Sx
- Normal I<sup>2</sup>S mode: I2Sy

Beyond the supported transmission modality, the main difference between the PCM mode and the normal I<sup>2</sup>S mode is represented by the logical connection to the digital audio processing system integrated in the chipset firmware (see Figure 36):

- PCM mode provides complete audio processing functionality
- Normal I<sup>2</sup>S mode: digital filters, digital gains, side tone, some audio resources as tone generator, info tones (e.g. free tone, connection tone, low battery alarm), and ringer are not available

The I<sup>2</sup>S interface is activated and configured using AT commands, see the *u-blox AT Commands Manual* [2] (AT+UI2S command).

If the I<sup>2</sup>S interface is used in PCM mode, digital path parameters can be configured and saved as the normal analog paths, using appropriate path index as described in the *u*-blox AT Commands Manual [2]. Analog gain parameters of microphone and speakers are unused when digital path is selected.

See the *u-blox AT Commands Manual* [2], AT+UI2S command for possible combinations of connections and settings.

Figure 35 shows an application circuit for digital audio interface.



Figure 35: Digital audio interface application circuit

- Any external signal connected to the digital audio interface must be tri-stated when the module is in power-down mode and must be tri-stated during the module power-on sequence (at least for 1500 ms after the start-up event). If the external signals connected to the digital audio interface cannot be tri-stated, insert a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244, TS5A3159, or TS5A63157) between the two-circuit connections and set to high impedance when the module is in power down mode and during the module power-on sequence.
- If I<sup>2</sup>S pins are not used, they can be left floating on the application board.
- For debug purposes, include a test point at each I<sup>2</sup>S pin also if the digital audio interface is not used.



# 1.10.2.1 PCM mode

In PCM mode **I2S\_TX** and **I2S\_RX** are respectively parallel to the analog front end **I2S\_RX** and **I2S\_TX** as internal connections to the voice processing system (see Figure 36), so resources available for analog path can be shared:

- Digital filters and digital gains are available in both uplink and downlink direction. They can be configured using AT commands; see the *u*-blox AT Commands Manual [2]
- Ringer tone and service tone are mixed on the TX path when active (downlink)
- The HF algorithm acts on I<sup>2</sup>S path

Main features of the I<sup>2</sup>S interface in PCM mode:

- I<sup>2</sup>S runs in PCM short alignment mode (configurable with AT commands)
- Module functions as I<sup>2</sup>S master (I2S\_CLK and I2S\_WA signals generated by the module)
- I2S\_WA signal always runs at 8 kHz
- **I2S\_WA** toggles high for 1 or 2 CLK cycles of synchronism (configurable), then toggles low for 16 CLK cycles of sample width. Frame length can be 1 + 16 = 17 bits or 2 + 16 = 18 bits
- I2S\_CLK frequency depends on frame length. Can be 17 x 8 kHz = 136 kHz or 18 x 8 kHz = 144 kHz
- I2S\_TX, I2S\_RX data are 16 bit words with 8 kHz sampling rate, mono. Data are in 2's complement notation. MSB is transmitted first
- When **I2S\_WA** toggles high, first synchronization bit is always low. Second synchronism bit (present only in case of 2 bit long **I2S\_WA** configuration) is MSB of the transmitted word (MSB is transmitted twice in this case)
- I2S\_TX changes on I2S\_CLK rising edge, I2S\_RX changes on I2S\_CLK falling edge

### 1.10.2.2 Normal I<sup>2</sup>S mode

Normal I<sup>2</sup>S mode supports:

- 16 bits word
- Mono interface
- 8 kHz frequency

Main features of I<sup>2</sup>S interface in Normal I<sup>2</sup>S mode:

- **I2S\_WA** signal always runs at 8 kHz and the channel can be either high or low
- **I2S\_TX** data 16 bit words with 32 bit frame and 2, dual mono (the word can be written on 2 channels). Data are in 2's complement notation. MSB is transmitted first. The MSB is first transmitted; the bits change on **I2S\_CLK** rising or falling edge (configurable)
- I2S\_RX data are read on the I2S\_CLK edge opposite to I2S\_TX writing edge

• **I2S\_CLK** frequency depends by the number of bits and number of channels so is 16 x 2 x 8 kHz = 256 kHz

The modes are configurable through a specific AT command (see the *u*-blox AT Commands Manual [2]) and the following parameters can be set:

- I2S\_TX word can be written while I2S\_WA is high, low or both
- MSB can be 1 bit delayed or non-delayed on I2S\_WA edge
- I2S\_TX data can change on rising or falling edge of I2S\_CLK signal
- I2S\_RX data read on the opposite front of I2S\_CLK signal



# 1.10.3 Voice-band processing system

The digital voice-band processing on the LEON-G100 is implemented in the DSP core inside the baseband chipset. The analog audio front-end of the chipset is connected to the digital system through 16 bit ADC converters in the uplink path, and through 16 bit DAC converters in the downlink path. The digitized TX and RX voice-band signals are both processed by digital gain stages and decimation filter in TX, interpolation filters in RX path. The processed digital signals of TX and RX are connected to the DSP for various tasks (i.e. speech codec, digital mixing and sidetone, audio filtering) implemented in the firmware modules.

External digital audio devices can be interfaced to the DSP voice-band processing system via the I<sup>2</sup>S interface.

The voice-band processing system can be split up into three different blocks:

- Sample-based Voice-band Processing (single sample processed at 8 kHz, every 125 µs)
- Frame-based Voice-band Processing (frames of 160 samples are processed every 20 ms)
- MIDI synthesizer running at 47.6 kHz

These three blocks are connected by buffers and sample rate converters (for 8 to 47.6 kHz conversion).



#### Figure 36: LEON-G100 voice-band processing system block diagram

The sample-based voice-band processing main task is to transfer the voice-band samples from either analog audio front-end TX path or I2Sx RX path to the Voice-band Sample Buffer and from the Voice-band Sample Buffer to the analog audio front-end RX path and/or I2Sx TX path.

While doing this the samples are scaled by digital gains and processed by digital filters both in the uplink and downlink direction. The sidetone is generated mixing scaled uplink samples to the downlink samples. The frame-based voice-band processing implements the Hands Free algorithm. This consists of the Echo Canceller, the Automatic Gain Control and the Noise Suppressor. Hands Free algorithm acts on the uplink signal only. The frame-based voice-band processing also implements an AMR player (according to RFC3267 standard). AMR player supported data rates are: 12.2 - 10.2 - 7.95 - 7.40 - 6.70 - 5.90 - 5.15 - 4.75 kbps. The speech uplink path final block before radio transmission is the speech encoder. Symmetrically, on downlink path, the starting block is the speech decoder which extracts speech signal from the radio receiver.



The circular buffer is a 3000 word buffer to store and mix the voice-band samples from Midi synthesizer. The buffer has a circular structure, so that when the write pointer reaches the end of the buffer, it is wrapped to the begin address of the buffer.

Two different sample-based sample rate converters are used: an interpolator, required to convert the samplebased voice-band processing sampling rate of 8 kHz to the analog audio front-end output rate of 47.6 kHz; a decimator, required to convert the circular buffer sampling rate of 47.6 kHz to the I2Sx TX or the uplink path sample rate of 8 kHz.

### 1.10.3.1 Audio codecs

The following speech codecs are supported by firmware on the DSP:

- GSM Half Rate (TCH/HS)
- GSM Full Rate (TCH/FS)
- GSM Enhanced Full Rate (TCH/EFR)
- 3GPP Adaptive Multi Rate (AMR) (TCH/AFS+TCH/AHS)

### 1.10.3.2 Echo cancelation and noise reduction

LEON-G1 series modules support algorithms for echo cancellation, noise suppression and automatic gain control. Algorithms are configurable with AT commands (see the *u-blox AT Commands Manual* [2]).

### 1.10.3.3 Digital filters and gains

Audio parameters such as digital filters, digital gain, side-tone gain (feedback from uplink to downlink path) and analog gain are available for uplink and downlink audio paths. These parameters can be modified by dedicated AT commands and be saved in 2 customer profiles in the non-volatile memory of the module (see the *u-blox AT Commands Manual* [2]).

### 1.10.3.4 Ringer mode

LEON-G100 modules support polyphonic ring tones. The ringer tones are generated by a built-in generator on the chipset and then amplified by the internal amplifier.

The synthesizer output is only mono and cannot be mixed with TCH voice path (the two are mutually exclusive). To perform in-band alerting during TCH with voice path open, only Tone Generator can be used.

The analog audio path used in ringer mode can be the high power differential audio output (see the *u-blox AT Commands Manual* [2]; AT+USPM command, <main\_downlink> and <alert\_sound> parameters for alert sounds routing). In this case the external high power loudspeaker must be connected to the **SPK\_P/SPK\_N** output pins of the module as shown in the application circuit (Figure 33) described in section 1.10.1.5.

# 1.11 ADC input

One Analog to Digital Converter input is available (**ADC1**) and is configurable using u-blox AT command (see *u-blox AT Commands Manual* [2], +UADC AT command). The resolution of this converter is 12-bit with a single ended input range.

| Name | Description | Remarks              |
|------|-------------|----------------------|
| ADC1 | ADC input   | Resolution: 12 bits. |

Table 27: ADC pin



**ADC1** pin ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the line is externally accessible on the application board. A higher protection level can be achieved



P

mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the line connected to this pin if it is externally accessible on the application board.

If the **ADC1** pin is not used, it can be left floating on the application board.

The electrical behavior of the measurement circuit in voltage mode can be modeled by a circuit equivalent to that shown in Figure 37. This includes a resistor ( $R_{eq}$ ), voltage source ( $U_{eq}$ ), analog preamplifier (with typical gain G=0.5), and a digital amplifier (with typical gain  $g_{ADC}$ =2048 LSB/V).



Figure 37: Equivalent network for ADC single-ended measurement

The ADC software driver takes care of the parameters shown in Figure 37 ( $R_{eq}$ ,  $U_{eq}$ , G,  $g_{ADC}$ ): the voltage measured by **ADC1** is  $U_{adc}$  and its value expressed in mV is given by the AT+UADC=0 response (for more details on the AT command see the *u*-blox AT Commands Manual [2]).

The detailed electrical specifications of the Analog to Digital Converter input (Input voltage span, Input resistance in measurement mode  $R_{eo}$ , Internal voltage  $U_{eo}$ ): are reported in the *LEON-G1 series Data Sheet* [1].

As described in the ADC equivalent network shown in Figure 37, one part of the whole ADC circuit is outside the module: the  $(U_{sig})$  and the  $(R_{sig})$  are characteristics of the application board because they represent the Thévenin's equivalent of the electrical network developed on the application board.

If an external voltage divider is implemented to increase the voltage range, check the input resistance in measurement mode (Req) of **ADC1** input and all the electrical characteristics.

If the Thévenin's equivalent of the voltage source  $(U_{sig})$  has a significant internal resistance  $(R_{sig})$  compared to the input resistance in measurement mode  $(R_{eq})$  of the ADC, this should be taken into account and corrected to properly associate the AT+UADC=0 response to the voltage source value, implementing the ADC calibration procedure suggested in the section 1.11.1 below.

If the customer implements the calibration procedure on the developed application board, the influence of the internal series resistance  $(R_{sig})$  of the voltage source  $(U_{sig})$  is taken into account in the measurement: the AT+UADC=0 response can be correctly associated to the value of the voltage source applied on the application board.





# 1.11.1 ADC calibration

To improve the absolute accuracy of the 12-bit analog-to-digital converter (ADC), it is suggested to follow the calibration procedure here described.

The calibration aim is to evaluate the relationship between the value, expressed in mV, of the voltage source (V\_S, which Thévenin's equivalent is represented by  $U_{sig}$  and  $R_{sig}$  shown in Figure 37) that has to be measured and the AT+UADC=0 response (ADC\_VALUE, that is the  $U_{adc}$  value expressed in mV) when V\_S is applied, calculating the calibration GAIN and OFFSET parameters value.

Calibration is performed providing two known reference values (V\_1 and V\_2) instead of the voltage source (V\_S) that has to be measured by the ADC.

 $V_1$  and  $V_2$  values should be as different as possible: taking into account of the ADC applicable range, the maximum limit and the minimum limit for the voltage source has to be applied to obtain the best accuracy in calibration.

The following values are involved in the calibration procedure:

- V\_1: the first (e.g. maximum) reference known voltage in mV applied in the calibration procedure
- V\_2: the second (e.g. minimum) applied reference known voltage in mV applied in the calibration procedure
- ADC\_1: the AT+UADC=0 response when V\_1 is applied
- ADC\_2: the AT+UADC=0 response when V\_2 is applied

This is the procedure to calibrate the ADC:

- 1. Apply V\_1
- 2. Read ADC\_1
- 3. Apply V\_2
- 4. Read ADC\_2
- 5. Evaluate GAIN value with the following formula:

$$GAIN = 16384 * \frac{(V_1 - V_2)}{(ADC_1 - ADC_2)}$$

6. Evaluate OFFSET value with the following formula:

$$OFFSET = \frac{(V_2 * ADC_1 - V_1 * ADC_2)}{(V_1 - V_2)} + \frac{8192}{GAIN}$$

Now the voltage source (V\_S) value expressed in mV can be exactly evaluated from the AT+UADC=0 response (ADC\_VALUE) when V\_S is applied, with the following formula:

$$V\_S = \frac{(ADC\_VALUE + OFFSET) * GAIN - 8192}{16384}$$

where the parameters are defined as following:

- V\_S is the voltage source value expressed in mV
- ADC\_VALUE is the AT+UADC=0 response when V\_S is applied
- GAIN is calculated in the calibration procedure (see point 5)
- OFFSET is calculated in the calibration procedure (see point 6)



# 1.12 General Purpose Input/Output (GPIO)

LEON-G1 series modules provide some pins which can be configured as general purpose input or output, or to provide special functions via u-blox AT commands (for further details see the *u-blox AT Commands Manual* [2], AT+UGPIOC, AT+UGPIOR, AT+UGPIOW, AT+UGPS, AT+UGPRF, AT+USPM).

F

For each pin the GPIO configuration is saved in the non volatile memory. For more details see the *u-blox* AT commands manual [2].

LEON-G1 series modules provide 5 general purpose input/output pins: **GPIO1**, **GPIO2**, **GPIO3**, **GPIO4**, **HS\_DET**. The available functions are described below:

### GNSS supply enable:

**GPIO2** is by default configured by AT+UGPIOC command to enable or disable the supply of the u-blox GNSS receiver connected to the cellular module.

The **GPIO1**, **GPIO3**, **GPIO4** or **HS\_DET** pins can be configured to provide the "GNSS supply enable" function, alternatively to the default **GPIO2** pin, setting the parameter <gpio\_mode> of AT+UGPIOC command to 3.

The pin configured to provide the "GNSS supply enable" function is set as

- Output / High, to switch on the u-blox GNSS receiver, if the parameter <mode> of AT+UGPS command is set to 1
- Output / Low, to switch off the u-blox GNSS receiver, if the parameter <mode> of AT+UGPS command is set to 0 (default setting)

The pin configured to provide the "GNSS supply enable" function must be connected to the active-high enable pin (or the active-low shutdown pin) of the voltage regulator that supplies the u-blox GNSS receiver on the application board.

### GNSS data ready:

**GPIO3** is by default configured by AT+UGPIOC command to sense when the u-blox GNSS receiver connected to the cellular module is ready to send data by the DDC ( $I^2C$ ) interface.

Only the **GPIO3** pin can be configured to provide the "GNSS data ready" function, setting the parameter <gpio\_mode> of AT+UGPIOC command to 4 (default setting).

The pin configured to provide the "GNSS data ready" function is set as

- Input, to sense the line status, waking up the cellular module from idle-mode when the u-blox GNSS receiver is ready to send data by the DDC (I<sup>2</sup>C) interface, if the parameter <mode> of AT+UGPS command is set to 1 and the parameter <GPS\_IO\_configuration> of AT+UGPRF command is set to 16
- Tri-state with an internal active pull-down enabled, otherwise (default setting)

The pin must be connected to the data ready output of the u-blox GNSS receiver (i.e. the pin TxD1 of the u-blox GNSS receiver) on the application board.

### GNSS RTC sharing:

**GPIO4** is by default configured by AT+UGPIOC command to provide a synchronization timing signal to the u-blox GNSS receiver connected to the cellular module.

Only the **GPIO4** pin can be configured to provide the "GNSS RTC sharing" function, setting the parameter <gpio\_mode> of AT+UGPIOC command to 5 (default setting).

The pin configured to provide the "GNSS RTC sharing" function is set as

- Output, to provide a synchronization time signal to the u-blox GNSS receiver for RTC sharing if the parameter <mode> of AT+UGPS command is set to 1 and the parameter <GPS\_IO\_configuration> of AT+UGPRF command is set to 32
- Output / Low, otherwise (default setting)





The pin must be connected to the synchronization timing input of the u-blox GNSS receiver (i.e. the pin EXTINT0 of the u-blox GNSS receiver) on the application board.

### Headset detection:

The **HS\_DET** pin is by default configured by AT+UGPIOC command to detect headset presence.

Only the **HS\_DET** pin can be configured to provide the "Headset detection" function, setting the parameter <gpio\_mode> of AT+UGPIOC command to 8 (default setting).

The pin configured to provide the "Headset detection" function is set as

• Input with an internal active pull-up enabled, to detect headset presence

The pin must be connected on the application board to the mechanical switch pin of the headset connector, which must be connected to GND by means of the mechanical switch integrated in the headset connector when the headset plug is not inserted, causing **HS\_DET** to be pulled low. See Figure 38 and to section 1.10.1.4 for the detailed application circuit. When the headset plug is inserted **HS\_DET** is pulled up internally by the module, causing a rising edge for detection of the headset presence.

### • Network status indication:

Each GPIO (**GPIO1**, **GPIO2**, **GPIO3**, **GPIO4** or **HS\_DET**) can be configured to indicate network status (i.e. no service, registered home network, registered roaming, voice or data call enabled), setting the parameter <gpio\_mode> of AT+UGPIOC command to 2.

No GPIO pin is by default configured to provide the "Network status indication" function.

The pin configured to provide the "Network status indication" function is set as

- Continuous Output / Low, if no service (no network coverage or not registered)
- Cyclic Output / High for 100 ms, Output / Low for 2 s, if registered home network
- Cyclic Output / High for 100 ms, Output / Low for 100 ms, Output / High for 100 ms, Output / Low for 2 s, if registered visitor network (roaming)
- Continuous Output / High, if voice or data call enabled

The pin configured to provide the "Network status indication" function can be connected on the application board to an input pin of an application processor or can drive a LED by a transistor with integrated resistors to indicate network status.

### General purpose input:

All the GPIOs (**GPIO1**, **GPIO2**, **GPIO3**, **GPIO4** and **HS\_DET**) can be configured as input to sense high or low digital level through AT+UGPIOR command, setting the parameter <gpio\_mode> of AT+UGPIOC command to 1.

No GPIO pin is by default configured as "General purpose input".

The pin configured to provide the "General purpose input" function is set as

• Input, to sense high or low digital level through AT+UGPIOR command

The pin can be connected on the application board to an output pin of an application processor to sense the digital signal level.

### • General purpose output:

All the GPIOs (**GPIO1**, **GPIO2**, **GPIO3**, **GPIO4** and **HS\_DET**) can be configured as output to set the high or the low digital level through AT+UGPIOW command, setting the parameter <gpio\_mode> of +UGPIOC AT command to 0.

No GPIO pin is by default configured as "General purpose output".

The pin configured to provide the "General purpose output" function is set as

- Output / Low, if the parameter <gpio\_out\_val> of + UGPIOW AT command is set to 0
- Output / High, if the parameter <gpio\_out\_val> of + UGPIOW AT command is set to 1

The pin can be connected on the application board to an input pin of an application processor to provide a digital signal.



### Pad disabled:

All the GPIOs (**GPIO1**, **GPIO2**, **GPIO3**, **GPIO4** and **HS\_DET**) can be configured in tri-state with an internal active pull-down enabled, as a not used pin, setting the parameter <gpio\_mode> of +UGPIOC AT command to 255.

The pin configured to provide the "Pad disabled" function is set as

• Tri-state with an internal active pull-down enabled

| No | Name   | Description | Remarks                                                                                                                                                                                                                                                                        |
|----|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20 | GPIO1  | GPIO        | By default, the pin is configured as Pad disabled.<br>Can be alternatively configured by the AT+UGPIOC command as<br>Output function<br>Input function<br>Network Status Indication function<br>GNSS Supply Enable function                                                    |
| 21 | GPIO2  | GPIO        | By default, the pin is configured to provide the GNSS Supply Enable function.<br>Can be alternatively configured by the AT+UGPIOC command as<br>Output function<br>Input function<br>Network Status Indication function<br>Pad disabled function                               |
| 23 | GPIO3  | GPIO        | By default, the pin is configured to provide the GNSS Data Ready function.<br>Can be alternatively configured by the AT+UGPIOC command as<br>Output function<br>Input function<br>Network Status Indication function<br>GNSS Supply Enable function<br>Pad disabled function   |
| 24 | GPIO4  | GPIO        | By default, the pin is configured to provide the GNSS RTC sharing function.<br>Can be alternatively configured by the AT+UGPIOC command as<br>Output function<br>Input function<br>Network Status Indication function<br>GNSS Supply Enable function<br>Pad disabled function  |
| 18 | HS_DET | GPIO        | By default, the pin is configured to provide the Headset detection function.<br>Can be alternatively configured by the AT+UGPIOC command as<br>Output function<br>Input function<br>Network Status Indication function<br>GNSS Supply Enable function<br>Pad disabled function |

#### Table 28: GPIO pins

The GPIO pins ESD sensitivity rating is 1 kV (HBM JESD22-A114F). A higher protection level could be required if the lines are externally accessible on the application board. A higher protection level can be achieved mounting an ESD protection (e.g. EPCOS CA05P4S14THSG varistor array) on the lines connected to these pins.

Figure 38 describes an application circuit for a typical GPIO usage (GNSS supply enable, GNSS RTC sharing, GNSS data ready, Headset detection, Network indication).



Use transistors with at least an integrated resistor in the base pin or otherwise put a 10 kΩ resistor on the board in series to the GPIO.





### Figure 38: GPIO application circuit

| Reference | Description                         | Part Number - Manufacturer                     |
|-----------|-------------------------------------|------------------------------------------------|
| R1        | 47 kΩ Resistor 0402 5% 0.1 W        | Various manufacturers                          |
| U1        | Voltage Regulator for GNSS Receiver | See GNSS Module Hardware Integration Manual    |
| D1        | ESD Transient Voltage Suppressor    | USB0002RP or USB0002DP - AVX                   |
| J1        | Audio Headset 2.5 mm Jack Connector | SJ1-42535TS-SMT - CUI, Inc.                    |
| R2        | 10 kΩ Resistor 0402 5% 0.1 W        | Various manufacturers                          |
| R3        | 47 kΩ Resistor 0402 5% 0.1 W        | Various manufacturers                          |
| R4        | 820 $\Omega$ Resistor 0402 5% 0.1 W | Various manufacturers                          |
| DL1       | LED Red SMT 0603                    | LTST-C190KRKT - Lite-on Technology Corporation |
| T1        | NPN BJT Transistor                  | BC847 - Infineon                               |

#### Table 29: Components for GPIO application circuit

- To avoid an increase of module power consumption any external signal connected to a GPIO must be set low or tri-stated when the module is in power-down mode. If the external signals in the application circuit connected to a GPIO cannot be set low or tri-stated, mount a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244) or a single channel analog switch (e.g. Texas Instruments TS5A3159 or TS5A63157) between the two-circuit connections and set to high impedance.
- If GPIO pins are not used, they can be left unconnected on the application board.
- For debug purposes, add a test point on the **GPIO1** pin even if this GPIO is not used.



# **1.13** Schematic for module integration

Figure 39 is an example of a schematic diagram where the LEON-G100 module is integrated into an application board, using all the interfaces of the module.



Figure 39: Example of schematic diagram to integrate LEON-G100 module in an application board, using all the interfaces



P

# 1.14 Approvals

For the complete list of all the certification schemes approvals of LEON-G1 series modules and the corresponding declarations of conformity, see the u-blox web-site (http://www.u-blox.com).

#### 1.14.1 Product certification approval overview

Product certification approval is the process of certifying that a product has passed all tests and criteria required by specifications, typically called "certification schemes" that can be divided into three distinct categories:

- Regulatory certification
  - Country specific approval required by local government in most regions and countries, as:
    - CE (Conformité Européenne) marking for European Union
    - FCC (Federal Communications Commission) approval for United States
- Industry certification
  - Telecom industry specific approval verifying the interoperability between devices and networks:
    - GCF (Global Certification Forum), partnership between European device manufacturers and network operators to ensure and verify global interoperability between devices and networks
    - PTCRB (PCS Type Certification Review Board), created by United States network operators to ensure and verify interoperability between devices and North America networks
- Operator certification
  - Operator specific approval required by some mobile network operator, as:
    - AT&T network operator in United States

Even if LEON-G100 modules are approved under all major certification schemes, the application device that integrates LEON-G100 modules must be approved under all the certification schemes required by the specific application device to be deployed in the market.

The required certification scheme approvals and relative testing specifications differ depending on the country or the region where the device that integrates LEON-G100 modules must be deployed, on the relative vertical market of the device, on type, features and functionalities of the whole application device, and on the network operators where the device must operate.

Ē

The certification of the application device that integrates a LEON-G100 module and the compliance of the application device with all the applicable certification schemes, directives and standards are the sole responsibility of the application device manufacturer.

LEON-G100 modules are certified according to all capabilities and options stated in the Protocol Implementation Conformance Statement document (PICS) of the module. The PICS, according to *3GPP TS 51.010-2* [9], is a statement of the implemented and supported capabilities and options of a device.

F

The PICS document of the application device integrating a LEON-G100 module must be updated from the module PICS statement if any feature stated as supported by the module in its PICS document is not implemented or disabled in the application device, as for the following cases:

- if any RF band is disabled by AT+UBANDSEL command
- if the automatic network attach is disabled by AT+COPS command
- if the module's GPRS multi-slot class is changed by AT+UCLASS command



#### 1.14.2 Federal Communications Commission and Industry Canada notice

Federal Communications Commission (FCC) ID: XPYLEONG100N Industry Canada (IC) Certification Number: 8595A-LEONG100N Industry Canada (IC) Model: LEON-G100N

#### 1.14.2.1 Safety Warnings review the structure

- Equipment for building-in. The requirements for fire enclosure must be evaluated in the end product
- The clearance and creepage current distances required by the end product must be withheld when the module is installed
- The cooling of the end product shall not negatively be influenced by the installation of the module
- Excessive sound pressure from earphones and headphones can cause hearing loss
- No natural rubbers, no hygroscopic materials nor materials containing asbestos are employed

#### 1.14.2.2 Declaration of Conformity – United States only

This device complies with Part 15 of the FCC rules. Operation is subject to the following two conditions:

- this device may not cause harmful interference
- this device must accept any interference received, including interference that may cause undesired operation
- Radiofrequency radiation exposure Information: this equipment complies with FCC radiation exposure limits prescribed for an uncontrolled environment. This equipment should be installed and operated with a minimum distance of 20 cm between the radiator and the body of the user or nearby persons. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter except as authorized in the certification of the product.
- The gain of the system antenna(s) used for LEON-G100 modules (i.e. the combined transmission line, connector, cable losses and radiating element gain) must not exceed 7.23 dBi (850 MHz) and 2.81 dBi (1900 MHz) for mobile and fixed or mobile operating configurations.

#### 1.14.2.3 Modifications

The FCC requires the user to be notified that any changes or modifications made to this device that are not expressly approved by u-blox could void the user's authority to operate the equipment.

- Manufacturers of mobile or fixed devices incorporating LEON-G1 series modules are authorized to use the FCC Grants and Industry Canada Certificates of LEON-G100 modules for their own final products according to the conditions referenced in the certificates.
- The FCC Label shall in the above case be visible from the outside, or the host device shall bear a second label stating:

"Contains FCC ID: XPYLEONG100N" resp.

The IC Label shall in the above case be visible from the outside, or the host device shall bear a second label stating:

"Contains IC: 8595A-LEONG100N" resp.

#### Canada, Industry Canada (IC) Notices

CAN ICES-3(B)/NMB-3(B)

This Class B digital apparatus complies with Canadian ICES-003.

Operation is subject to the following two conditions:

 $\circ$  this device may not cause interference



• this device must accept any interference, including interference that may cause undesired operation of the device

Radio Frequency (RF) Exposure Information

The radiated output power of the u-blox Cellular Module is below the Industry Canada (IC) radio frequency exposure limits. The u-blox Cellular Module should be used in such a manner such that the potential for human contact during normal operation is minimized.

This device has been evaluated and shown compliant with the IC RF Exposure limits under mobile exposure conditions (antennas are greater than 20 cm from a person's body).

This device has been certified for use in Canada. Status of the listing in the Industry Canada's REL (Radio Equipment List) can be found at the following web address:

http://www.ic.gc.ca/app/sitt/reltel/srch/nwRdSrch.do?lang=eng

Additional Canadian information on RF exposure also can be found at the following web address: http://www.ic.gc.ca/eic/site/smt-gst.nsf/eng/sf08792.html

- IMPORTANT: Manufacturers of portable applications incorporating LEON-G100 modules are required to have their final product certified and apply for their own FCC Grant and Industry Canada Certificate related to the specific portable device. This is mandatory to meet the SAR requirements for portable devices.
- Canada, avis d'Industrie Canada (IC)

CAN ICES-3(B)/NMB-3(B)

Cet appareil numérique de classe B est conforme à la norme NMB-003 du Canada.

Son fonctionnement est soumis aux deux conditions suivantes:

- o cet appareil ne doit pas causer d'interférence
- cet appareil doit accepter toute interférence, notamment les interférences qui peuvent affecter son fonctionnement

Informations concernant l'exposition aux fréquences radio (RF)

La puissance de sortie émise par l'appareil de sans fil u-blox Cellular Module est inférieure à la limite d'exposition aux fréquences radio d'Industrie Canada (IC). Utilisez l'appareil de sans fil u-blox Cellular Module de façon à minimiser les contacts humains lors du fonctionnement normal.

Ce périphérique a été évalué et démontré conforme aux limites d'exposition aux fréquences radio (RF) d'IC lorsqu'il est installé dans des produits hôtes particuliers qui fonctionnent dans des conditions d'exposition à des appareils mobiles (les antennes se situent à plus de 20 centimètres du corps d'une personne).

Ce périphérique est homologué pour l'utilisation au Canada. Pour consulter l'entrée correspondant à l'appareil dans la liste d'équipement radio (REL - Radio Equipment List) d'Industrie Canada rendez-vous sur:

http://www.ic.gc.ca/app/sitt/reltel/srch/nwRdSrch.do?lang=fra

Pour des informations supplémentaires concernant l'exposition aux RF au Canada rendez-vous sur: http://www.ic.gc.ca/eic/site/smt-gst.nsf/fra/sf08792.html

- IMPORTANT: les fabricants d'applications portables contenant les modules LEON-G100 doivent faire certifier leur produit final et déposer directement leur candidature pour une certification FCC ainsi que pour un certificat Industrie Canada délivré par l'organisme chargé de ce type d'appareil portable. Ceci est obligatoire afin d'être en accord avec les exigences SAR pour les appareils portables.
- Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.



#### 1.14.3 R&TTED and European Conformance CE mark

LEON-G1 series modules have been evaluated against the essential requirements of the 1999/5/EC Directive.

In order to satisfy the essential requirements of the 1999/5/EC Directive, the modules are compliant with the following standards:

- Radio Frequency spectrum use (R&TTE art. 3.2):
  - o EN 301 511 V9.0.2
- Electromagnetic Compatibility (R&TTE art. 3.1b):
  - EN 301 489-1 V1.9.2
  - o EN 301 489-7 V1.3.1
- Health and Safety (R&TTE art. 3.1a)
  - EN 60950-1:2006 + A11:2009 + A1:2010 + A12:2011 + AC:2011
  - o EN 62311:2008

The conformity assessment procedure for all the LEON-G1 series modules, referred to in Article 10 and detailed in Annex IV of Directive 1999/5/EC, has been followed with the involvement of the following Notified Body number: 1909

Thus, the following marking is included in the product:

# € 1909



# 2 Design-in

# 2.1 Design-in checklist

This section provides a design-in checklist.

### 2.1.1 Schematic checklist

The following are the most important points for a simple schematic check:

- DC supply must provide a nominal voltage at **VCC** pin above the minimum normal operating range limit.
- DC supply must be capable to provide 2.5 A current bursts with maximum 400 mV voltage drop at **VCC** pin.
- **VCC** supply should be clean, with very low ripple/noise: suggested passive filtering parts can be inserted.
- Connect only one DC supply to **VCC**: different DC supply systems are mutually exclusive.
- Do no leave **PWR\_ON** floating: add a pull-up resistor to a proper supply (i.e. **V\_BCKP**).
- $\square$  Check that voltage level of any connected pin does not exceed the corresponding operating range.
- $\square$  Capacitance and series resistance must be limited on each SIM signal to match the SIM specifications.
- $\square$  Insert the suggested low capacitance ESD protection and passive filtering parts on each SIM signal.
- Check UART signals direction, since the signal names follow the ITU-T V.24 Recommendation [4].
- $\square$  Add a proper pull-up resistor to a proper supply on each DDC (I<sup>2</sup>C) interface line, if the interface is used.
- $\square$  Capacitance and series resistance must be limited on each line of the DDC ( $I^2C$ ) interface.
- $\square$  Insert the suggested passive filtering parts on each used analog audio line.
- $\square$  Check the digital audio interface specifications to connect a proper device.
- $\square$  For debug purposes, add a test point on each l<sup>2</sup>S pin and on **GPIO1** also if they are not used.
- $\square$  Use transistors with at least an integrated resistor in the base pin or otherwise put a 10 k $\Omega$  resistor on the board in series to the GPIO when those are used to drive LEDs.
- To avoid an increase of module current consumption in power down mode, any external signals connected to the module digital pins (UART interface, **HS\_DET**, GPIOs) must be set low or tri-stated when the module is in power down mode.
- Any external signal connected to the UART interface,  $I^2S$  interfaces and GPIOs must be tri-stated when the module is in power-down mode, when the external reset is forced low and during the module power-on sequence (at least for 3 s after the start-up event), to avoid latch-up of circuits and let a proper boot of the module.
- $\square$  Provide proper precautions for ESD immunity as required on the application board.
- $\square$  All the not used pins can be left floating on the application board.

### 2.1.2 Layout checklist

The following are the most important points for a simple layout check:

- $\square$  Check 50  $\Omega$  impedance of **ANT** line.
- Follow the recommendations of the antenna producer for correct antenna installation and deployment (PCB layout and matching circuitry).
- Ensure no coupling occurs with other noisy or sensitive signals (primarily MIC signals, audio output signals, SIM signals).
- **VCC** line should be wide and short.
- $\square$  Route **VCC** supply line away from sensitive analog signals.
- $\square$  Avoid coupling of any noisy signals to microphone inputs lines.



- Ensure proper grounding.
- Consider "No-routing" areas for the Data Module footprint.
- $\square$  Optimize placement for minimum length of RF line and closer path from DC source for **VCC**.

#### 2.1.3 Antenna checklist

- Antenna should have 50  $\Omega$  impedance, V.S.W.R less then 3:1, recommended 2:1 on operating bands in deployment geographical area.
- Follow the recommendations of the antenna producer for correct antenna installation and deployment (PCB layout and matching circuitry).
- $\square$  Antenna should have built in DC resistor to ground to get proper Antenna detection functionality.

# 2.2 Design guidelines for layout

The following design guidelines must be met for optimal integration of LEON-G1 series modules on the final application board.

#### 2.2.1 Layout guidelines per pin function

This section groups the LEON-G100 pins by signal function and provides a ranking of importance in layout design.



Figure 40: Module pin-out with highlighted functions



| Rank                   | Function            | Pin(s)                                      | Layout            | Remarks                                                                                                 |
|------------------------|---------------------|---------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------|
| <b>1</b> <sup>st</sup> | RF Antenna In/out   | ANT                                         | Very<br>Important | Design for 50 $\Omega$ characteristic impedance.<br>See section 2.2.1.1                                 |
| <b>2</b> <sup>nd</sup> | DC Supply           | VCC                                         | Very<br>Important | <b>VCC</b> line should be wide and short. Route away from sensitive analog signals. See section 2.2.1.2 |
| 3 <sup>rd</sup>        | Analog Audio        |                                             | Careful Layout    | Avoid coupling with noisy signals.                                                                      |
|                        | Audio Inputs        | MIC_BIAS1, MIC_GND1,<br>MIC_BIAS2, MIC_GND2 |                   | See section 2.2.1.3                                                                                     |
|                        | Audio Outputs       | SPK_P, SPK_N, HS_P                          |                   |                                                                                                         |
| <b>4</b> <sup>th</sup> | Ground              | GND                                         | Careful Layout    | Provide proper grounding.<br>See section 2.2.1.4                                                        |
| <b>5</b> <sup>th</sup> | Sensitive Pin:      |                                             | Careful Layout    | Avoid coupling with noisy signals.                                                                      |
|                        | Backup Voltage      | V_BCKP                                      |                   | See section 2.2.1.5                                                                                     |
|                        | A to D Converter    | ADC1                                        |                   |                                                                                                         |
|                        | Power On            | PWR_ON                                      |                   |                                                                                                         |
|                        | External Reset      | RESET_N                                     |                   |                                                                                                         |
| <b>6</b> <sup>th</sup> | Digital pins:       |                                             | Common            | Follow common practice rules for digital pin                                                            |
|                        | SIM Card Interface  | VSIM, SIM_CLK, SIM_IO,<br>SIM_RST           | Practice          | routing<br>See section 2.2.1.6                                                                          |
|                        | Digital Audio       | I2S_CLK, I2S_RXD,<br>I2S_TXD, I2S_WA        |                   |                                                                                                         |
|                        | DDC                 | SCL, SDA                                    |                   |                                                                                                         |
|                        | UART                | TXD, RXD, CTS, RTS, DSR,<br>RI, DCD, DTR    |                   |                                                                                                         |
|                        | Headset Detection   | HS_DET                                      |                   |                                                                                                         |
|                        | General Purpose I/O | gpio1, gpio2, gpio3,<br>gpio4               |                   |                                                                                                         |

Table 30: Pin list in order of decreasing importance for layout design

#### 2.2.1.1 RF antenna connection

The RF antenna connection pin **ANT** is very critical in layout design. The PCB line must be designed to provide 50  $\Omega$  characteristic impedance and minimum loss up to radiating element.

- Provide proper transition between the **ANT** pad to application board PCB
- Increase GND keep-out (i.e. clearance) for **ANT** pin to at least 250  $\mu$ m up to adjacent pads metal definition and up to 500  $\mu$ m on the area below the Data Module, as described in Figure 41
- Add GND keep-out (i.e. clearance) on buried metal layers below ANT pad and below any other pad of component present on the RF line, if top-layer to buried layer dielectric thickness is below 200 μm, to reduce parasitic capacitance to ground (see Figure 41 for the description keep-out area below ANT pad)
- The transmission line up to antenna connector or pad may be a micro strip or a stripline. In any case must be designed to achieve 50  $\Omega$  characteristic impedance
- Microstrip lines are usually easier to implement and the reduced number of layer transitions up to antenna connector simplifies the design and diminishes reflection losses. However, the electromagnetic field extends to the free air interface above the stripline and may interact with other circuitry
- Buried stripline exhibits better shielding to incoming and generated interferences. Therefore are preferred for sensitive application. In case a stripline is implemented, carefully check that the via pad-stack does not couple with other signals on the crossed and adjacent layers
- Minimize the transmission line length; the insertion loss should be minimized as much as possible, in the order of a few tenths of a dB
- The transmission line should not have abrupt change to thickness and spacing to GND, but must be uniform and routed as smoothly as possible



- The transmission line must be routed in a section of the PCB where minimal interference from noise sources can be expected
- Route ANT line far from other sensitive circuits as it is a source of electromagnetic interference
- Avoid coupling with **VCC** routing and analog audio lines
- Ensure solid metal connection of the adjacent metal layer on the PCB stack-up to main ground layer
- Add GND vias around transmission line
- Ensure no other signals are routed parallel to transmission line, or that other signals cross on adjacent metal layer
- If the distance between the transmission line and the adjacent GND area (on the same layer) does not exceed 5 times the track width of the micro strip, use the "Coplanar Waveguide" model for 50  $\Omega$  characteristic impedance calculation
- Do not route microstrip line below discrete component or other mechanics placed on top layer
- When terminating transmission line on antenna connector (or antenna pad) it is very important to strictly follow the connector manufacturer's recommended layout
- GND layer under RF connectors and close to buried vias should be cut out in order to remove stray capacitance and thus keep the RF line 50  $\Omega$ . In most cases the large active pad of the integrated antenna or antenna connector needs to have a GND keep-out (i.e. clearance) at least on first inner layer to reduce parasitic capacitance to ground. The layout recommendation is not always available from connector manufacturer: e.g. the classical SMA Pin-Through-Hole needs to have GND cleared on all the layers around the central pin up to annular pads of the four GND posts. Check 50  $\Omega$  impedance of **ANT** line



Figure 41: GND keep-out area on the top layer around the ANT pad and on the buried metal layer below the ANT pad

F F

Any RF transmission line on PCB should be designed for 50  $\Omega$  characteristic impedance.

Ensure no coupling occurs with other noisy or sensitive signals.

#### 2.2.1.2 Main DC supply connection

The DC supply of LEON-G1 series modules is very important for the overall performance and functionality of the integrated product. For detailed description check the design guidelines in section 1.5.2. Some main characteristics are:

• VCC connection may carry a maximum burst current in the order of 2.5 A. Therefore, it is typically implemented as a wide PCB line with short routing from DC supply (DC-DC regulator, battery pack, etc)



- The module automatically initiates an emergency shutdown if supply voltage drops below hardware threshold. In addition, reduced supply voltage can set a worst case operation point for RF circuitry that may behave incorrectly. It follows that each voltage drop in the DC supply track will restrict the operating margin at the main DC source output. Therefore, the PCB connection has to exhibit a minimum or zero voltage drop. Avoid any series component with Equivalent Series Resistance (ESR) greater than a few mΩ
- Given the large burst current, **VCC** line is a source of disturbance for other signals. Therefore route **VCC** through a PCB area separated from sensitive analog signals. Typically it is good practice to interpose at least one layer of PCB ground between **VCC** track and other signal routing
- The **VCC** supply current supply flows back to main DC source through GND as ground current: provide adequate return path with suitable uninterrupted ground plane to main DC source
- A tank capacitor with low ESR is often used to smooth current spikes. This is most effective when placed as close as possible to VCC. From main DC source, first connect the capacitor and then VCC. If the main DC source is a switching DC-DC converter, place the large capacitor close to the DC-DC output and minimize the VCC track length. Otherwise consider using separate capacitors for DC-DC converter and LEON-G100 tank capacitor. The capacitor voltage rating may be adequate to withstand the charger over-voltage if battery-pack is used
- VCC is directly connected to the RF power amplifier. Add capacitor in the pF range from VCC to GND along the supply path
- Since **VCC** is directly connected to RF Power Amplifier, voltage ripple at high frequency may result in unwanted spurious modulation of transmitter RF signal. This is especially seen with switching DC-DC converters, in which case it is better to select the highest operating frequency for the switcher and add a large L-C filter before connecting to LEON-G100 in the worst case
- The large current generates a magnetic field that is not well isolated by PCB ground layers and which may interact with other analog modules (e.g. **VCO**) even if placed on opposite side of PCB. In this case route **VCC** away from other sensitive functional units
- The typical GSM burst has a periodic nature of approx. 217 Hz, which lies in the audible audio range. Avoid coupling between **VCC** and audio lines (especially microphone inputs)
- If VCC is protected by transient voltage suppressor / reverse polarity protection diode to ensure that the voltage maximum ratings are not exceeded, place the protecting device along the path from the DC source toward LEON-G100, preferably closer to the DC source (otherwise functionality may be compromised)
- VCC pad is longer than other pads, and requires a "No-Routing" area for any other signals on the top layer of the application board PCB, below the LEON-G100
- **VCC** line should be wide and short.
- Route away from sensitive analog signals.

#### 2.2.1.3 Analog audio

Accurate analog audio design is very important to obtain clear and high quality audio. The GSM signal burst has a repetition rate of 271 Hz that lies in the audible range. A careful layout is required to reduce the risk of noise pickup from audio lines due to both **VCC** burst noise coupling and RF detection.

Analog audio is separated in the two paths:

- 1. Audio Input (uplink path): **MIC\_BIASx**, **MIC\_GNDx**
- 2. Audio Outputs (downlink path): SPK\_P / SPK\_N, HS\_P

The most sensitive is the uplink path, since the analog input signals are in the  $\mu$ V range. The two microphone inputs have the same electrical characteristics, and it is recommended to implement their layout with the same routing rules.

• Avoid coupling of any noisy signals to microphone inputs lines



- It is strongly recommended to route MIC signals away from battery and RF antenna lines. Try to skip fast switching digital lines as well
- Keep ground separation from other noisy signals. Use an intermediate GND layer or vias wall for coplanar signals
- MIC\_BIAS and MIC\_GND carry also the bias for external electret active microphone. Verify that microphone
  is connected with right polarity, i.e. MIC\_BIAS to the pin marked "+" and MIC\_GND (zero Volt) to the
  chassis of the device
- Despite different DC level, **MIC\_BIAS** and **MIC\_GND** are sensed differentially within the module. Therefore they should be routed as a differential pair of **MIC\_BIAS** up to the active microphone
- Route **MIC\_GND** with dedicated line together with **MIC\_BIAS** up to active microphone. **MIC\_GND** is grounded internally within module and does not need external connection to GND
- Cross other signals lines on adjacent layers with 90° crossing
- Place bypass capacitor for RF very close to active microphone. The preferred microphone should be designed for GSM applications which typically have internal built-in bypass capacitor for RF very close to active device. If the integrated FET detects the RF burst, the resulting DC level will be in the pass-band of the audio circuitry and cannot be filtered by any other device
- If DC decoupling is required, consider that the input impedance of microphone lines is in the  $k\Omega$  range. Therefore, series capacitors with sufficiently large value to reduce the high-pass cut-off frequency of the equivalent high-pass RC filter

Output audio lines have two separated configurations.

- **SPK\_P** / **SPK\_N** are high level balanced output. They are DC coupled and must be used with a speaker connected in bridge configuration
- Route **SPK\_P** / **SPK\_N** as differential pair, to reduce differential noise pick-up. The balanced configuration will help reject the common mode noise
- If audio output is directly connected to speaker transducer, given the low load impedance of its load, then consider enlarging PCB lines to reduce series resistive losses
- **HS\_P** is single ended analog audio referenced to GND. Reduce coupling with noisy lines as this Audio output line does not benefit from common mode noise rejection of **SPK\_P** / **SPK\_N**
- Use twisted pair cable for balanced audio usage, shielded cable for unbalanced connection to speaker
- If DC decoupling is required, a large capacitor needs to be used, typically in the µF range, depending on the load impedance, in order not to increase the lower cut-off frequency due to its High-Pass RC filter response

#### 2.2.1.4 Module grounding

Good connection of the module with application board solid ground layer is required for correct RF performance. It significantly reduces EMC issues and provides a thermal heat sink for the module.

- Connect each **GND** pin with application board solid GND layer. It is strongly recommended that each **GND** pad surrounding **VCC** and **ANT** pins have one or more dedicated via down to application board solid ground layer.
- If the application board is a multilayer PCB, then it is required to tight together each GND area with complete via stack down to main board ground layer
- It is recommended to implement one layer of the application board as ground plane
- Good grounding of **GND** pads will also ensure thermal heat sink. This is critical during call connection, when the real network commands the module to transmit at maximum power: proper grounding helps prevent module overheating



#### 2.2.1.5 Other sensitive pins

A few other pins on the LEON-G100 require careful layout.

- **Backup battery (V\_BCKP)**: avoid injecting noise on this voltage domain as it may affect the stability of sleep oscillator
- Analog-to-Digital Converter (ADC1): it is a high impedance analog input; the conversion accuracy will be degraded if noise injected. Low-pass filter may be used to improve noise rejection; typically L-C tuned for RF rejection gives better results
- **Power On (PWR\_ON)**: is the digital input for power-on of the LEON-G100. It is implemented as high impedance input. Ensure that the voltage level is well defined during operation and no transient noise is coupled on this line, otherwise the module may detect a spurious power-on request
- **External Reset (RESET\_N)**: input for external reset, a logic low voltage will reset the module. Ensure that the voltage level is well defined during operation and no transient noise is coupled on this line, otherwise the module may detect a spurious reset request

#### 2.2.1.6 Digital pins

- SIM Card Interface (VSIM, SIM\_CLK, SIM\_IO, SIM\_RST): the SIM layout may be critical if the SIM card is placed far away from LEON-G100 or in close vicinity of RF antenna. In the first case the long connection may radiate higher harmonic of digital data. In the second case the same harmonics may be picked up and create self-interference that can reduce the sensitivity of GSM Receiver channels whose carrier frequency is coincident with harmonic frequencies. In the later case using RF bypass capacitors on the digital line will mitigate the problem. In addition, since the SIM card typically accesses by the end use, it may be subjected to ESD discharges: add adequate ESD protection to improve the robustness of the digital pins within the module. Remember to add such ESD protection along the path between SIM holder toward the module
- Digital Audio (I2S\_CLK, I2S\_RX, I2S\_TX, I2S\_WA): the I<sup>2</sup>S interface requires the same consideration regarding electro-magnetic interference as the SIM card. Keep the traces short and avoid coupling with RF line or sensitive analog inputs
- **DDC** (SCL, SDA): the DDC interface requires the same consideration regarding electro-magnetic interference as for SIM card. Keep the traces short and avoid coupling with RF line or sensitive analog inputs
- UART (TXD, RXD, CTS, RTS, DSR, RI, DCD, DTR): the serial interface require the same consideration regarding electro-magnetic interference as for SIM card. Keep the traces short and avoid coupling with RF line or sensitive analog inputs
- **Headset Detection (HS\_DET)**: the Headset Detection pin is generally not critical for layout.
- **GPIOs (GPIO1-GPIO4)**: The general purpose input/output pins are generally not critical for layout.



#### 2.2.2 Footprint and paste mask

Figure 42 and Figure 43 describe the footprint and provide recommendations for the paste mask for LEON-G100 modules. These are recommendations only and not specifications. The copper and solder masks have the same size and position.



#### Figure 42: LEON-G100 footprint

Figure 43: LEON-G100 paste mask

To improve the wetting of the half vias, reduce the amount of solder paste under the module and increase the volume outside of the module by defining the dimensions of the paste mask to form a T-shape (or equivalent) extending beyond the Copper mask. The solder paste should have a total thickness of 120 µm.

- The paste mask outline needs to be considered when defining the minimal distance to the next component.
- The exact geometry, distances, stencil thicknesses and solder paste volumes must be adapted to the specific production processes (e.g. soldering etc.) of the customer.

The bottom layer of LEON-G100 shows some unprotected copper areas for **GND** and **VCC** signals, plus **GND** keep-out for internal RF signals routing.

Consider "No-routing" areas for the LEON-G100 footprint as follows:

- 1. Ground copper and signals keep-out below LEON-G100 on Application Motherboard due to **VCC** area, RF **ANT** pin and exposed GND pad on module bottom layer (see Figure 44).
- 2. Signals Keep-Out below module on Application Motherboard due to GND opening on LEON-G100 bottom layer for internal RF signals (see Figure 45).





Figure 44: Ground copper and signal keep-out below data module on application motherboard due to due to VCC area, RF ANT pin and exposed GND pad on data module bottom layer





# Figure 45: Signals keep-out below data module on application motherboard due to GND opening on data module bottom layer for internal RF signals

Routing below LEON-G100 on application motherboard is generally possible but not recommended: in addition to the required keep-out defined before, consider that the insulation offered by the solder mask painting may be weakened corresponding to micro-vias on LEON-G100 bottom layer, thus increasing the risk of short to GND if the application motherboard has unprotected signal routing on same coordinates.

### 2.2.3 Placement

Optimize placement for minimum length of RF line and closer path from DC source for VCC.

# 2.3 Module thermal resistance

The Case-to-Ambient thermal resistance ( $R_{c-A}$ ) of the module, with the LEON-G100 mounted on a 130 x 110 x 1.6 mm FR4 PCB with a high coverage of copper (e.g. the EVK-G20 evaluation kit) in still air conditions is equal to 14°C/W.

With this Case-to-Ambient thermal resistance, the increase of the module temperature is:

- Around 12°C when the module transmits at the maximum power level during a GSM call in the GSM/EGSM bands
- Around 17°C when the module transmits at the maximum power level during a GPRS data transfer (2 Tx + 3 Rx slots) in the GSM/EGSM bands



F

Case-to-Ambient thermal resistance value will be different than the one provided if the module is mounted on a PCB with different size and characteristics.

# 2.4 Antenna guidelines

Antenna characteristics are essential for good functionality of the module. The radiating performance of antennas has direct impact on the reliability of connection over the Air Interface. Bad termination of **ANT** can result in poor performance of the module.

The following parameters should be checked:

| ltem            | Recommendations                                                                                                                   |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Impedance       | 50 $\Omega$ nominal characteristic impedance                                                                                      |
| Frequency Range | Depends on the Mobile Network used.<br>GSM900: 880960 MHz<br>GSM1800: 17101880 MHz<br>GSM850: 824894 MHz<br>GSM1900: 18501990 MHz |
| Input Power     | >2 W peak                                                                                                                         |
| V.S.W.R         | <2:1 recommended, <3:1 acceptable                                                                                                 |
| Return Loss     | S <sub>11</sub> <-10 dB recommended, S <sub>11</sub> <-6 dB acceptable                                                            |
| Gain            | <3 dBi                                                                                                                            |

#### Table 31: General recommendation for GSM antenna

GSM antennas are typically available as:

- Linear monopole: typical for fixed application. The antenna extends mostly as a linear element with a dimension comparable to lambda/4 of the lowest frequency of the operating band. Magnetic base may be available. Cable or direct RF connectors are common options. The integration normally requires the fulfillment of some minimum guidelines suggested by antenna manufacturer
- Patch-like antenna: better suited for integration in compact designs (e.g. mobile phone). They are mostly custom designs where the exact definition of the PCB and product mechanical design is fundamental for tuning of antenna characteristics

For integration observe these recommendations:

- Ensure 50  $\Omega$  antenna termination, minimize the V.S.W.R. or return loss, as this will optimize the electrical performance of the module. See section 2.4.1
- Select antenna with best radiating performance. See section 2.4.2
- If a cable is used to connect the antenna radiating element to application board, select a short cable with minimum insertion loss. The higher the additional insertion loss due to low quality or long cable, the lower the connectivity
- Follow the recommendations of the antenna manufacturer for correct installation and deployment
- Do not include antenna within closed metal case
- Do not place antenna in close vicinity to end user since the emitted radiation in human tissue is limited by S.A.R. regulatory requirements
- Do not use directivity antenna since the electromagnetic field radiation intensity is limited in some countries
- Take care of interaction between co-located RF systems since the GSM transmitted power may interact or disturb the performance of companion systems
- Place antenna far from sensitive analog systems or employ countermeasures to reduce electromagnetic compatibility issues that may arise



#### 2.4.1 Antenna termination

LEON-G100 modules are designed to work on a 50  $\Omega$  load. However, real antennas have no perfect 50  $\Omega$  load on all the supported frequency bands. To reduce as much as possible performance degradation due to antenna mismatch, the following requirements should be met:

- Measure the antenna termination with a network analyzer: connect the antenna through a coaxial cable to the measurement device, the  $|S_{11}|$  indicates which portion of the power is delivered to antenna and which portion is reflected by the antenna back to the modem output
- A good antenna should have a  $|S_{11}|$  below -10 dB over the entire frequency band. Due to miniaturization, mechanical constraints and other design issues, this value will not be achieved. A value of  $|S_{11}|$  of about -6 dB (in the worst case) is acceptable



Figure 46 shows an example of this measurement:

Figure 46: |S<sub>11</sub>| sample measurement of a penta-band antenna that covers in a small form factor the 4 GSM bands (850 MHz, 900 MHz, 1800 MHz and 1900 MHz) and the UMTS Band I

Figure 47 shows comparable measurements performed on a wideband antenna. The termination is better, but the size of the antenna is considerably larger.



Figure 47: |S<sub>11</sub>| sample measurement of a wideband antenna



#### 2.4.2 Antenna radiation

An indication of the radiated power by the antenna can be approximated by measuring the  $|S_{21}|$  from a target antenna to the measurement antenna, measured with a network analyzer using a wideband antenna. Measurements should be done at a fixed distance and orientation. Compare the results to measurements performed on a known good antenna. Figure 48 through Figure 49 show measurement results. A wideband log periodic-like antenna was used, and the comparison was done with a half lambda dipole tune on 900 MHz frequency. The measurements show both the  $|S_{11}|$  and  $|S_{21}|$  for penta-band internal antenna and for the wideband antenna.



Figure 48: |S<sub>11</sub>| and |S<sub>21</sub>| comparison of a 900 MHz tuned half wavelength dipole and a penta-band internal antenna

The half lambda dipole tuned to 900 MHz is known to have good radiation performance (both for gain and directivity). By comparing the  $|S_{21}|$  measurement with the antenna under investigation for the frequency for which the half dipole is tuned (e.g. marker 3 in Figure 48) it is possible to rate the antenna being tested. If the performance of the two antennas is similar then the target antenna is good.



Figure 49: |S<sub>11</sub>| and |S<sub>21</sub>| comparison between a 900 MHz tuned half wavelength dipole and a wideband commercial antenna

If  $|S_{21}|$  values for the tuned dipole are much better than for the antenna under evaluation (e.g. as seen by markers 1 and 2 of the S21 comparison in Figure 49, where the dipole performance is 5 dB better), then it can be concluded that the radiation of the antenna under evaluation is considerably less.

The same procedure should be repeated for other bands with the half wavelength dipole re-tuned to the band under investigation.



For good antenna radiation performance, antenna dimensions should be comparable to a quarter of the wavelength. Different antenna types can be used for the module, many of them (e.g. patch antennas, monopole) are based on a resonating element that works in combination with a ground plane. The ground plane, ideally infinite, can be reduced down to a minimum size that must be similar to one quarter of the wavelength of the minimum frequency that has to be radiated (transmitted/received). Numerical sample: frequency = 1 GHz  $\rightarrow$  wavelength = 30 cm  $\rightarrow$  minimum ground plane (or antenna size) = 7.5 cm. Below this size, the antenna efficiency is reduced.



#### 2.4.3 Antenna detection functionality

The internal antenna detect circuit is based on ADC measurement at **ANT** pin: the RF port is DC coupled to the ADC unit in the baseband chip which injects a DC current (30  $\mu$ A for 250  $\mu$ s) on **ANT** and measures the resulting DC voltage to evaluate the resistance from **ANT** pad to GND.

The antenna detection is performed by the measurement of the resistance from **ANT** pad to GND (DC element of the GSM antenna), that is forced by the AT+UANTR command: see the *u*-blox AT Commands Manual [2] for more details on how to access to this feature.

To achieve good antenna detection functionality, use an RF antenna with built-in resistor from **ANT** signal to GND, or implement an equivalent solution with a circuit between the antenna cable connection and the radiating element as shown in Figure 50.



#### Figure 50: Module Antenna Detection circuit and antenna with diagnostic resistor

Examples of components for the antenna detection diagnostic circuit are reported in the following table:

| Description             | Part Number - Manufacturer                        |
|-------------------------|---------------------------------------------------|
| DC Blocking Capacitor   | Murata GRM1555C1H220JA01 or equivalent            |
| RF Choke Inductor       | Murata LQG15HS68NJ02, LQG15HH68NJ02 or equivalent |
| Resistor for Diagnostic | 15k $\Omega$ 5%, various Manufacturers            |

#### Table 32: Example of components for the antenna detection diagnostic circuit

The DC impedance at RF port for some antennas may be a DC open (e.g. linear monopole) or a DC short to reference GND (e.g. PIFA antenna). For those antennas, without the diagnostic circuit Figure 50, the measured DC resistance will be always on the extreme of measurement range (respectively open or short), and there will be no mean to distinguish from defect on antenna path with similar characteristic (respectively: removal of linear antenna or RF cable shorted to GND for PIFA antenna).

Furthermore, any other DC signal injected to the RF connection from **ANT** connector to radiating element will alter the measurement and produce invalid results for antenna detection.



It is recommended to use an antenna with a built-in diagnostic resistor in the range from 5 k $\Omega$  to 30 k $\Omega$  to assure good antenna detection functionality and to avoid a reduction of module RF performances.

For example: consider GSM antennas with built-in DC load resistor of 15 k $\Omega$ .

Using the +UANTR AT command, the module reports the resistance value evaluated from **ANT** pad to GND:

- Reported values close to the used diagnostic resistor nominal value (i.e. values from 10 k $\Omega$  to 20 k $\Omega$  if a 15 k $\Omega$  diagnostic resistor is used) indicate that the antenna is connected
- Values above the maximum measurement range limit (about 53  $\mbox{k}\Omega)$  indicate that the antenna is not connected
- Reported values below the minimum measurement range limit (about 1  $k\Omega$ ) indicate that the antenna is shorted to GND
- Measurement inside the valid measurement range and outside the expected range may indicate an improper connection, damaged antenna or wrong value of antenna load resistor for diagnostic
- Reported value could differ from the real resistance value of the diagnostic resistor mounted inside the antenna assembly due to antenna cable length, antenna cable capacity and the used measurement method



# 2.5 ESD immunity test precautions

#### 2.5.1 ESD immunity test overview

The immunity of devices integrating LEON-G100 modules to Electro-Static Discharge (ESD) phenomenon is part of the Electro-Magnetic Compatibility (EMC) conformity, which is required for products bearing the CE marking, compliant with the R&TTE Directive (99/5/EC), with the EMC Directive (89/336/EEC) and with the Low Voltage Directive (73/23/EEC) issued by the Commission of the European Community.

Compliance with these directives implies conformity to the following European Norms for device ESD immunity: ESD testing standard *CENELEC EN 61000-4-2* [10] and the radio equipment standards *ETSI EN 301 489-1* [11], *ETSI EN 301 489-7* [12], which requirements are summarized in Table 33.

The ESD immunity test is performed at the enclosure port, defined by ETSI EN 301 489-1 [11] as the physical boundary through which the electromagnetic field radiates. If the device implements an integral antenna, the enclosure port is defined as all insulating and conductive surfaces housing the device. If the device implements a removable antenna, the antenna port can be separated from the enclosure port. The antenna port includes the antenna element and its interconnecting cable surfaces.

The applicability of the ESD immunity test to the whole device depends on the device classification as defined by the *ETSI EN 301 489-1* [11]. Applicability of the ESD immunity test to the relative device ports or the relative interconnecting cables to auxiliary equipments, depends on device accessible interfaces and manufacturer requirements, as defined by *ETSI EN 301 489-1* [11].

Contact discharges are performed at conductive surfaces, while air discharges are performed at insulating surfaces. Indirect contact discharges are performed on the measurement setup horizontal and vertical coupling planes as defined in *CENELEC EN 61000-4-2* [10].

P

For the definition of integral antenna, removable antenna, antenna port, device classification see the ETSI EN 301 489-1 [11], while for the definition of contact and air discharges see CENELEC EN 61000-4-2 [10].

| Application                                                            | Category          | Immunity Level |
|------------------------------------------------------------------------|-------------------|----------------|
| All exposed surfaces of the radio equipment and ancillary equipment in | Contact Discharge | 4 kV           |
| a representative configuration                                         | Air Discharge     | 8 kV           |

Table 33: EMC / ESD immunity requirements as defined by CENELEC EN 61000-4-2, ETSI EN 301 489-1, ETSI EN 301 489-7

### 2.5.2 ESD immunity test of u-blox LEON-G1 series reference design

Although Electro-Magnetic Compatibility (EMC) certification is required for customized devices integrating a LEON-G1 series module for R&TTED and European Conformance CE mark, EMC certification (including ESD immunity) has been successfully performed on the u-blox LEON-G1 series modules reference design according to *CENELEC EN 61000-4-2* [10], *ETSI EN 301 489-1* [11] and *ETSI EN 301 489-7* [12] European Norms.

The EMC / ESD immunity approved u-blox reference design consists of a LEON-G1 series module soldered onto a motherboard which provides supply interface, SIM card, headset and communication port. An external antenna is connected to an SMA connector provided on the motherboard for the GSM antenna.

Since an external antenna is used, the antenna port can be separated from the enclosure port. The reference design is not enclosed in a box so that the enclosure port is not indentified with physical surfaces. Therefore, some test cases cannot be applied. Only the antenna port is identified as accessible for direct ESD exposure.



u-blox LEON-G1 series reference design implement all the ESD precautions described in section 2.5.3.



Table 34 reports the u-blox LEON-G1 series reference design ESD immunity test results, according to test requirements stated in the *CENELEC EN 61000-4-2* [10], *ETSI EN 301 489-1* [11] and *ETSI EN 301 489-7* [12].

| Category                                                                  | Application    | Immunity Level | Remarks                                                                                                                                                                                                     |
|---------------------------------------------------------------------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Contact Discharge<br>to coupling planes<br>(indirect contact discharge)   | Enclosure      | +4 kV / -4 kV  |                                                                                                                                                                                                             |
| Contact Discharges<br>to conducted surfaces<br>(direct contact discharge) | Enclosure port | Not Applicable | Test not applicable to u-blox reference design because it<br>does not provide enclosure surface.<br>The test is applicable only to equipments providing<br>conductive enclosure surface.                    |
|                                                                           | Antenna port   | +4 kV / -4 kV  | Test applicable to u-blox reference design because it<br>provides antenna with conductive & insulating surfaces.<br>The test is applicable only to equipments providing<br>antenna with conductive surface. |
| Air Discharge<br>at insulating surfaces                                   | Enclosure port | Not Applicable | Test not applicable to the u-blox reference design<br>because it does not provide an enclosure surface.<br>The test is applicable only to equipments providing<br>insulating enclosure surface.             |
|                                                                           | Antenna port   | +8 kV / -8 kV  | Test applicable to u-blox reference design because it<br>provides antenna with conductive & insulating surfaces.<br>The test is applicable only to equipments providing<br>antenna with insulating surface. |

 Table 34: Enclosure ESD immunity level of u-blox LEON-G1 series modules reference design

#### 2.5.3 ESD application circuits

The application circuits described in this section are recommended and should be implemented in any device that integrates a LEON-G1 series module, according to the application board EMC / ESD classification (see *ETSI EN 301 489-1* [11]), to satisfy the requirements for ESD immunity test summarized in Table 34.

#### Antenna interface

The **ANT** pin of LEON-G1 series modules provides ESD immunity up to  $\pm 4$  kV for direct Contact Discharge and up to  $\pm 8$  kV for Air Discharge as specified in the *LEON-G1 series Data Sheet* [1]: no further precaution to ESD immunity test is needed, as implemented in the EMC / ESD approved LEON-G1 series modules reference design.

The antenna interface application circuit implemented in the EMC / ESD approved reference designs of LEON-G1 series modules is described in Figure 39 and/or Figure 50, which makes available the support of the antenna detection functionality: even if an external high pass filter, e.g. consisting of a series 15 pF capacitor (Murata GRM1555C1H150JA01) and a shunt 39 nH coil (Murata LQG15HN39NJ02), may be connected to the **ANT** pin, it is not required for EMC / ESD immunity purpose so that antenna detection functionality can be used and at the same time good EMC / ESD immunity can be available.

#### RESET\_N pin

A series Schottky diode is integrated in LEON-G100 modules as protection on the **RESET\_N** pin. The external circuit must be able to cause a current flow through the series diode to determine the RESET\_N state.

Sensitive interface is the reset line (RESET\_N pin):

• A 47 pF bypass capacitor (e.g. Murata GRM1555C1H470JA01) have to be mounted on the line termination connected to the **RESET\_N** pin to avoid a module reset caused by an electrostatic discharge applied to the application board enclosure



- A series ferrite bead (e.g. Murata BLM15HD182SN1) must be added on the line connected to the **RESET\_N** pin to avoid a module reset caused by an electrostatic discharge applied to the application board enclosure
- It is recommended to keep the connection line to **RESET\_N** as short as possible

Maximum ESD sensitivity rating of the **RESET\_N** pin is 1 kV (Human Body Model according to JESD22-A114). Higher protection level could be required if the **RESET\_N** pin is externally accessible on the application board. The following precautions are suggested to achieve higher protection level:

• A general purpose ESD protection device (e.g. EPCOS CA05P4S14THSG varistor array or EPCOS CT0402S14AHSG varistor) should be mounted on the **RESET\_N** line, close to accessible point

The **RESET\_N** application circuit implemented in the EMC / ESD approved reference designs of LEON-G1 series modules is described in the following Figure 51and Table 35.



#### Figure 51: RESET\_N application circuits for ESD immunity test

| Reference | Description                                 | Remarks                    |
|-----------|---------------------------------------------|----------------------------|
| ESD       | Varistor for ESD protection.                | CT0402S14AHSG - EPCOS      |
| C1, C2    | 47 pF Capacitor Ceramic C0G 0402 5% 50 V    | GRM1555C1H470JA01 - Murata |
| FB1, FB2  | Chip Ferrite Bead for Noise/EMI Suppression | BLM15HD182SN1 - Murata     |
| Rint      | 10 k $\Omega$ Resistor 0402 5% 0.1 W        | Internal pull-up resistor  |

Table 35: Example of components as ESD immunity test precautions for the RESET\_N line

#### SIM interface

Sensitive interface is the SIM interface (VSIM pin, SIM\_RST pin, SIM\_IO pin, SIM\_CLK pin):

- A 47 pF bypass capacitor (e.g. Murata GRM1555C1H470J) have to be mounted on the lines connected to VSIM, SIM\_RST, SIM\_IO and SIM\_CLK to assure SIM interface functionality when an electrostatic discharge is applied to the application board enclosure
- It is suggested to use as short as possible connection lines at SIM pins



Maximum ESD sensitivity rating of SIM interface pins is 1 kV (Human Body Model according to JESD22-A114). Higher protection level could be required if SIM interface pins are externally accessible on the application board. The following precautions are suggested to achieve higher protection level:

• A low capacitance (i.e. less than 10 pF) ESD protection device (e.g. Tyco Electronics PESD0402-140, AVX USB0002RP or USB0002DP) should be mounted on each SIM interface line, close to accessible points (i.e. close to the SIM card holder)

The SIM interface application circuit implemented in the EMC / ESD approved reference designs of LEON-G1 series modules is described in Figure 20 and Table 16 (section 1.8).

#### Other pins and interfaces

All the module pins that are externally accessible on the device integrating LEON-G1 series module should be included in the ESD immunity test since they are considered to be a port as defined in *ETSI EN 301 489-1* [11]. Depending on applicability, to satisfy ESD immunity test requirements according to ESD category level, all the module pins that are externally accessible should be protected up to  $\pm 4$  kV for direct Contact Discharge and up to  $\pm 8$  kV for Air Discharge applied to the enclosure surface.

The maximum ESD sensitivity rating of all the other pins of the module is 1 kV (Human Body Model according to JESD22-A114). Higher protection level could be required if the related pin is externally accessible on the application board. The following precautions are suggested to achieve higher protection level:

• A general purpose ESD protection device (e.g. EPCOS CA05P4S14THSG or EPCOS CT0402S14AHSG varistor) should be mounted on the related line, close to accessible point



# **3** Feature description

### 3.1 Network indication

The **GPIO1**, or **GPIO2**, **GPIO3**, **GPIO4** and **HS\_DET** can be changed from their default settings and be configured to indicate network status (i.e. no service, registered home network, registered visitor network, voice or data call enabled), by means of the AT+UGPIOC command.

For the detailed description, see the section 1.12 and to *u*-blox AT Commands Manual [2], GPIO commands.

### 3.2 Antenna detection

Antenna presence is detected by evaluating the resistance from the **ANT** pin to GND by means of an internal antenna detection circuit. The external antenna assembly must be provided with a built-in resistor (diagnostic circuit) to be detected.

The antenna detection feature can be enabled through the +UANTR AT command.

For more details regarding feature description and diagnostic circuit design-in see the section 2.4.3, and to the *u-blox AT Commands Manual* [2].

# 3.3 Jamming detection

In real network situations modules can experience various kind of out-of-coverage conditions: limited service conditions when roaming to networks not supporting the specific SIM, limited service in cells which are not suitable or barred due to operators' choices, no cell condition when moving to poorly served or highly interfered areas. In the latter case, interference can be artificially injected in the environment by a noise generator covering a given spectrum, thus obscuring the operator's carriers entitled to give access to the GSM service.

The Jamming Detection Feature detects such "artificial" interference and reports the start and stop of such condition to the client, which can react appropriately by e.g. switching off the radio transceiver in order to reduce the power consumption and monitoring the environment at constant periods.

The feature consists in detecting, at radio resource level, an anomalous source of interference and signaling it to the client with an unsolicited indication when the detection is entered or released. The jamming condition occurs when:

- The module has lost synchronization with the serving cell and cannot select any other cell
- The band scan reveals at least n carriers with power level equal or higher than threshold
- On all such carriers, no synchronization is possible

The number of minimum disturbing carriers and the power level threshold can be configured by the client by using the AT+UCD command [2].

The jamming condition is cleared when any of the above mentioned statements does not hold.

The congestion (i.e. jamming) detection feature can be enabled and configured by the +UCD AT command (for more details see the *u*-blox AT Commands Manual [2]).

# 3.4 Firewall

The firewall feature allows the LEON-G100 user to reject incoming connections originated from IP addresses different from the specified list and inserted in a black list.



# 3.5 TCP/IP

Via the AT commands it is possible to access the TCP/IP functionalities over the GPRS connection. For more details about AT commands see the *u-blox AT Commands Manual* [2].

#### 3.5.1 Multiple IP addresses and sockets

Using LEON-G100's embedded TCP/IP or UDP/IP stack, only 1 IP instance (address) is supported. The IP instance supports up to 16 sockets. Using an external TCP/IP stack (on the application processor), it is possible to have 3 IP instances (addresses).

# 3.6 FTP

LEON-G1 series modules support the File Transfer Protocol functionalities via AT commands. Files are read and stored in the local file system of the module. For more details about AT commands see the *u*-blox AT Commands Manual [2].

# 3.7 HTTP

HTTP client is implemented in LEON. HEAD, GET, POST, DELETE and PUT operations are available. The file size to be uploaded / downloaded depends on the free space available in the local file system (FFS) at the moment of the operation. Up to 4 HTTP client contexts can be used simultaneously.

For more details about AT commands see the *u-blox AT Commands Manual* [2].

# 3.8 SMTP

LEON-G1 series modules support SMTP client functionalities. It is possible to specify the common parameters (e.g. server data, authentication method, etc.), for sending an email to a SMTP server. E-mails can be sent with or without attachments. Attachments are stored in the local module file system.

For more details about AT commands see the *u-blox AT Commands Manual* [2].

# 3.9 AssistNow clients and GNSS integration

LEON-G1 series modules feature embedded AssistNow clients for customers using u-blox GNSS receivers. AssistNow A-GPS provides better GNSS performance and faster Time-To-First-Fix. The clients can be enabled and disabled with an AT command (see the *u-blox AT Commands Manual* [2]).

The LEON-G100 module acts as a stand-alone AssistNow client, making AssistNow available with no additional requirements for resources or software integration on an external host micro controller. Full access to u-blox GNSS receivers is available via the LEON-G100 cellular modules, through a dedicated DDC (I<sup>2</sup>C) interface, while the available GPIOs can handle the positioning chipset / module power-on/off. This means that the cellular module and the positioning chipset / module can be controlled through a single serial port from any host processor.

For information about implementing u-blox GNSS with LEON-G100 modules, including using u-blox' AssistNow Assisted GPS (A-GPS) service, see the *GNSS Integration Application Note* [3].



# 3.10 Hybrid positioning and CellLocate®

Although satellite positioning is a widespread technology, its reliance on the visibility of extremely weak GNSS satellite signals means that positioning is not always possible. Especially difficult environments for GNSS signals are indoors, in enclosed or underground parking garages, as well as in urban canyons where the signals are blocked or jammed by multipath interference. The situation can be improved by augmenting GNSS receiver data with cellular network information to provide positioning information even when GNSS reception is degraded or absent. This additional information can benefit numerous applications.

### 3.10.1 Positioning through cellular information: CellLocate®

u-blox CellLocate<sup>®</sup> enables the estimation of the device position based on the parameters of the mobile network cells visible to the specific device. To estimate its position, the u-blox cellular module sends the CellLocate<sup>®</sup> server the parameters of network cells visible to it using a UDP connection. In return the server provides the estimated position based on the CellLocate<sup>®</sup> database. The u-blox cellular module can either send the parameters of the visible home network cells only (normal scan) or the parameters of all surrounding cells of all mobile operators (deep scan).

The CellLocate<sup>®</sup> database is compiled from the position of devices observed in the past, a specific cell or set of cells (historical observations) as follows:

1. Several devices reported their position to the CellLocate<sup>®</sup> server when observing a specific cell. (The "A"s in the figure represent the position of the devices which observed the same cell A.)



2. The CellLocate<sup>®</sup> server defines the area of Cell A visibility.





3. If a new device reports the observation of Cell A, then CellLocate<sup>®</sup> is able to provide the estimated position from the area of visibility.



4. The visibility of multiple cells provides increased accuracy based on the intersection of areas of visibility.



CellLocate<sup>®</sup> is implemented using a set of two AT commands that allow configuration of the CellLocate<sup>®</sup> service (AT+ULOCCELL) and requesting position according to the user configuration (AT+ULOC). The answer is provided in the form of an unsolicited AT command including latitude, longitude and estimated accuracy.

F

The accuracy of the position estimated by CellLocate<sup>®</sup> depends on the availability of historical observations in the specific area.

### 3.10.2 Hybrid positioning

With u-blox Hybrid positioning technology, u-blox Cellular devices can be triggered to provide their current position using either a u-blox GNSS receiver or the position estimated from CellLocate<sup>®</sup>. The choice depends on which positioning method provides the best and fastest solution according to the user configuration, exploiting the benefit of having multiple and complementary positioning methods.

Hybrid positioning is implemented through a set of three AT commands that allow configuration of the GNSS receiver (AT+ULOCGNSS), configuration of the CellLocate<sup>®</sup> service (AT+ULOCCELL), and requesting the position according to the user configuration (AT+ULOC). The answer is provided in the form of an unsolicited AT command including latitude, longitude and estimated accuracy (if the position has been estimated by CellLocate<sup>®</sup>), and additional parameters if the position has been computed by the GNSS receiver.

The configuration of mobile network cells does not remain static (e.g. new cells are continuously added or existing cells are reconfigured by the network operators). For this reason, when a Hybrid positioning method has



been triggered and the GNSS receiver calculates the position, a database self-learning mechanism has been implemented so that these positions are sent to the server to update the database and maintain its accuracy.

The use of hybrid positioning requires a connection via the DDC ( $l^2C$ ) bus between the LEON-G100 module and the u-blox GNSS receiver (see section 1.9.2).

See the GNSS application note [3] for the complete description of the feature.

Ē

u-blox is extremely mindful of user privacy. When a position is sent to the CellLocate<sup>®</sup> server u-blox is unable to track the SIM used or the specific device.

# 3.11 Firmware (upgrade) Over AT (FOAT)

Firmware upgrades are available to LEON-G100 modules by means of AT commands.

#### 3.11.1 Overview

This feature allows the upgrade of module Firmware over UART, using AT commands.

- The AT+UFWUPD command triggers a reboot followed by an upgrade procedure at specified baud rate (see the *u*-blox AT Commands Manual [2] for more details)
- The Xmodem-1k protocol is used for downloading the new Firmware image via a terminal application
- A special boot loader on the module performs Firmware installation, security verifications and module reboot
- Firmware authenticity verification is performed via a security signature during the download. Firmware is then installed, overwriting the current version. In case of power loss during this phase, the boot loader detects a fault at the next wake-up, and restarts the Firmware download from the Xmodem-1k handshake. After completing the upgrade, the module is reset again and wakes-up in normal boot

#### 3.11.2 FOAT procedure

The application processor must proceed in the following way:

- Send the AT+UFWUPD command through the UART, specifying the file type and the desired baud rate
- Reconfigure the serial communication at the selected baud rate, without flow control with the Xmodem-1k protocol
- Send the new FW image via Xmodem-1k



### 3.12 Smart temperature management

Cellular modules – independent of the specific model – always have a well-defined operating temperature range. This range should be respected to guarantee full device functionality and long life span.

Nevertheless, there are environmental conditions that can affect operating temperature, e.g. if the device is located near a heating/cooling source, if there is/is not air circulating, etc.

The module itself can also influence the environmental conditions; such as when it is transmitting at full power. In this case its temperature increases very quickly and can raise the temperature nearby.

The best solution is always to properly design the system where the module is integrated. Even so, an extra check/security mechanism embedded into the module is a good solution to prevent operation of the device outside of the specified range.

### 3.12.1 Smart Temperature Supervisor (STS)

The Smart Temperature Supervisor is activated and configured by a dedicated AT+USTS command. For more details see the *u-blox AT Commands Manual* [2].

The cellular module measures the internal temperature (Ti) and its value is compared with predefined thresholds to identify the actual working temperature range.

F

Temperature measurement is done inside the cellular module: the measured value could be different from the environmental temperature (Ta).





The entire temperature range is divided into sub-regions by limits (see Figure 52) named  $t_{2}$ ,  $t_{1}$ ,  $t_{1}$  and  $t_{2}$ .

- Within the first limit,  $(t_1 < Ti < t_1)$ , the cellular module is in the normal working range, the Safe Area
- In the Warning Area,  $(t_2 < Ti < t_1)$  or  $(t_{+1} < Ti < t_2)$ , the cellular module is still inside the valid temperature range, but the measured temperature approaches the limit (upper or lower). The module sends a warning to the user (through the active AT communication interface), which can take, if possible, the necessary actions to return to a safer temperature range or simply ignore the indication. The module is still in a valid and good working condition
- The device working outside the valid temperature range, (Ti <  $t_{-2}$ ) or (Ti >  $t_{+2}$ ), represents a dangerous working condition. This condition is indicated and the device shuts down to avoid damage
- P

P

For security reasons the shutdown is suspended in case an emergency call in progress. In this case the device will switch off at call termination.

The user can decide at anytime to enable/disable the Smart Temperature Supervisor feature. If the feature is disabled there is no embedded protection against disallowed temperature conditions.

Figure 53 shows the flow diagram implemented in the LEON-G100 modules for the Smart Temperature Supervisor.





Figure 53: Smart Temperature Supervisor (STS) flow diagram



#### 3.12.2 Threshold definitions

When the cellular module application operates at extreme temperatures with Smart Temperature Supervisor activated, the user should note that outside the valid temperature range the device will automatically shut down as described above.

The input for the algorithm is always the temperature measured within the cellular module (Ti, internal). This value can be higher than the working ambient temperature (Ta, ambient), since (for example) during transmission at maximum power a significant fraction of DC input power is dissipated as heat This behavior is partially compensated by the definition of the upper shutdown threshold  $(t_{+2})$  that is slightly higher than the declared environmental temperature limit.

Table 36 defines the temperature thresholds.

| Symbol          | Parameter                 | Temperature | Remarks                                                                                                                                                                                                                    |
|-----------------|---------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t2              | Low temperature shutdown  | -40 °C      | Equal to the absolute minimum temperature rating for the cellular module                                                                                                                                                   |
| t_1             | Low temperature warning   | −30 °C      | 10°C above t. <sub>2</sub>                                                                                                                                                                                                 |
| t <sub>+1</sub> | High temperature warning  | +85 °C      | 15°C below $t_{_{+2}}$ . The higher warning area for upper range ensures that any countermeasures used to limit the thermal heating will become effective, even considering some thermal inertia of the complete assembly. |
| t <sub>+2</sub> | High temperature shutdown | +100 °C     | Equal to the internal temperature Ti measured in the worst case<br>operating condition at typical supply voltage when the ambient<br>temperature Ta equals the absolute maximum temperature rating                         |

Table 36: thresholds definition for Smart Temperature Supervisor

# 3.13 In-band Modem (eCall / ERA-GLONASS)

Not supported by LEON-G100-06S version.

The LEON-G100 module supports an In-band Modem solution for eCall and ERA-GLONASS emergency call applications over cellular networks, implemented according to *3GPP TS 26.267* [18], *BS EN 16062:2011* [19] and *ETSI TS 122 101* [20] specifications.

eCall (European) and ERA-GLONASS (Russian) are initiatives to combine mobile communications and satellite positioning to provide rapid assistance to motorists in the event of a collision, implementing automated emergency response system based the first on GPS the latter on GLONASS positioning system.

When activated, the in-vehicle systems (IVS) automatically initiate an emergency call carrying both voice and data (including location data) directly to the nearest Public Safety Answering Point (PSAP) to determine whether rescue services should be dispatched to the known position.



Figure 54: eCall and ERA-GLONASS automated emergency response systems diagram flow



### 3.14 Power saving

The power saving configuration is by default disabled, but it can be enabled using the AT+UPSV command. When power saving is enabled, the module automatically enters the low power idle-mode whenever possible, reducing current consumption.

During low power idle-mode, the module is not ready to communicate with an external device by means of the application interfaces, since it is configured to reduce power consumption. It can be woken up from idle-mode to active-mode by the connected application processor, by the connected u-blox positioning receiver or by network activities, as described in Table 4.

During idle-mode, the module processor core runs with the RTC 32 kHz reference clock, which is generated by the internal 32 kHz oscillator.

For the complete description of the AT+UPSV command, see the u-blox AT Commands Manual [2].

For the definition and the description of LEON-G1 modules operating modes, including the events forcing transitions between the different operating modes, see the section 1.4.

For the description of current consumption in idle and active operating modes, see sections 1.5.3.2, 1.5.3.3.

For the description of the UART settings related to module power saving configuration, see the section 1.9.1.3.



(B

# 4 Handling and soldering

No natural rubbers, no hygroscopic materials nor materials containing asbestos are employed.

### 4.1 Packaging, shipping, storage and moisture preconditioning

For information pertaining to reels and tapes, Moisture Sensitivity levels (MSD), shipment and storage information, as well as drying for preconditioning see the *LEON-G1 series Data Sheet* [1]. LEON-G100 modules are Electro-Static Discharge (ESD) sensitive devices.

**Ensure ESD precautions are implemented during handling of the module.** 

# 4.2 Soldering

#### 4.2.1 Soldering paste

Use of "No Clean" soldering paste is strongly recommended, as it does not require cleaning after the soldering process has taken place. The paste listed in the example below meets these criteria.

| Soldering Paste:     | OM338 SAC405 / Nr.143714 (Cookson Electronics)                        |
|----------------------|-----------------------------------------------------------------------|
| Alloy specification: | 95.5% Sn / 3.9% Ag / 0.6% Cu (95.5% Tin / 0.6 % Silver / 0.6% Copper) |
|                      | 95.5% Sn / 4.0% Ag / 0.5% Cu (95.5% Tin / 4.0 % Silver / 0.5% Copper) |
| Melting Temperature: | 217°C                                                                 |
| Stencil Thickness:   | 120 µm for base boards                                                |

The final choice of the soldering paste depends on the approved manufacturing procedures.

The paste-mask geometry for applying soldering paste should meet the recommendations in section 2.2.2

(P

The quality of the solder joints on the connectors ('half vias') should meet the appropriate IPC specification.

### 4.2.2 Reflow soldering

A convection type-soldering oven is strongly recommended over the infrared type radiation oven. Convection heated ovens allow precise control of the temperature and all parts will be heated up evenly, regardless of material properties, thickness of components and surface color.

Consider the "IPC-7530 Guidelines for temperature profiling for mass soldering (reflow and wave) processes, published 2001".

Reflow profiles are to be selected according to the following recommendations.

#### Failure to observe these recommendations can result in severe damage to the device!

Be aware that IPC/JEDEC J-STD-020 applies to integrated circuits, cannot be properly applied to module devices.



#### Preheat phase

Initial heating of component leads and balls. Residual humidity will be dried out. This preheat phase will not replace prior baking procedures.

| • | Temperature rise rate: max 3°C/s | If the temperature rise is too rapid in the preheat phase it may cause excessive slumping.                                                                                      |
|---|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ٠ | Time: 60 – 120 s                 | If the preheat is insufficient, rather large solder balls tend to be generated. Conversely, if performed excessively, fine balls and large balls will be generated in clusters. |
| ٠ | End Temperature: 150 - 200°C     | If the temperature is too low, non-melting tends to be caused in areas containing large heat capacity.                                                                          |

#### Heating/ reflow phase

The temperature rises above the liquidus temperature of 217°C. Avoid a sudden rise in temperature as the slump of the paste could become worse.

- Limit time above 217°C liquidus temperature: 40 60 s
- Peak reflow temperature: 245°C

#### **Cooling phase**

A controlled cooling avoids negative metallurgical effects (solder becomes more brittle) of the solder and possible mechanical tensions in the products. Controlled cooling helps to achieve bright solder fillets with a good shape and low contact angle.

• Temperature fall rate: max 4°C / s

To avoid falling off, modules should be placed on the topside of the motherboard during soldering.

The final soldering temperature chosen at the factory depends on additional external factors like choice of soldering paste, size, thickness and properties of the base board, etc.

# Let Exceeding the maximum soldering temperature and the maximum liquidus time limit in the recommended soldering profile may permanently damage the module.



Figure 55: Recommended soldering profile

LEON-G1 series modules must not be soldered with a damp heat process.

F



#### 4.2.3 Optical inspection

After soldering the LEON-G1 series module, inspect the modules optically to verify that he module is properly aligned and centered.

### 4.2.4 Cleaning

Cleaning the soldered modules is not recommended. Residues underneath the modules cannot be easily removed with a washing process.

- Cleaning with water will lead to capillary effects where water is absorbed in the gap between the baseboard and the module. The combination of residues of soldering flux and encapsulated water leads to short circuits or resistor-like interconnections between neighboring pads. Water will also damage the sticker and the inkjet printed text.
- Cleaning with alcohol or other organic solvents can result in soldering flux residues flooding into the two housings, areas that are not accessible for post-wash inspections. The solvent will also damage the sticker and the ink-jet printed text.
- Ultrasonic cleaning will permanently damage the module, in particular the quartz oscillators.

For best results use a "no clean" soldering paste and eliminate the cleaning step after the soldering.

#### 4.2.5 Repeated reflow soldering

Only a single reflow soldering process is encouraged for boards with a LEON-G1 series module populated on it. The reason for this is the risk of the module falling off due to high weight in relation to the adhesive properties of the solder.

#### 4.2.6 Wave soldering

Boards with combined through-hole technology (THT) components and surface-mount technology (SMT) devices require wave soldering to solder the THT components. Only a single wave soldering process is encouraged for boards populated with LEON-G1 series modules.

#### 4.2.7 Hand soldering

Hand soldering is not recommended.

#### 4.2.8 Rework

The LEON-G1 series module can be unsoldered from the baseboard using a hot air gun.

#### Avoid overheating the module.

After the module is removed, clean the pads before placing.

# Never attempt a rework on the module itself, e.g. replacing individual components. Such actions immediately terminate the warranty.

#### 4.2.9 Conformal coating

Certain applications employ a conformal coating of the PCB using HumiSeal<sup>®</sup> or other related coating products. These materials affect the HF properties of the LEON-G100 modules and it is important to prevent them from flowing into the module.

The RF shields do not provide 100% protection for the module from coating liquids with low viscosity, therefore care is required in applying the coating.

Conformal Coating of the module will void the warranty.



#### 4.2.10 Casting

If casting is required, use viscose or another type of silicon pottant. The OEM is strongly advised to qualify such processes in combination with the LEON-G100 module before implementing this in the production.

F

Casting will void the warranty.

#### 4.2.11 Grounding metal covers

Attempts to improve grounding by soldering ground cables, wick or other forms of metal strips directly onto the EMI covers is done at the customer's own risk. The numerous ground pins should be sufficient to provide optimum immunity to interferences and noise.

u-blox gives no warranty for damages to the LEON-G100 module caused by soldering metal cables or any other forms of metal strips directly onto the EMI covers.

#### 4.2.12 Use of ultrasonic processes

Some components on the LEON-G100 module are sensitive to Ultrasonic Waves. Use of any Ultrasonic Processes (cleaning, welding etc.) may cause damage to the module.

u-blox gives no warranty against damages to the LEON-G100 module caused by any Ultrasonic Processes.



# **5** Product testing

# 5.1 u-blox in-series production test

u-blox focuses on high quality for its products. All produced modules are fully tested. Defective units are analyzed in detail to improve the production quality.

This is achieved with automatic test equipment, which delivers a detailed test report for each unit. The following measurements are done:

- Digital self-test (firmware download, verification of Flash firmware, IMEI programming)
- Measurement of voltages and currents
- Adjustment of ADC measurement interfaces
- Functional tests (Serial interface communication, analog audio interface, real time clock, temperature sensor, antenna detection, SIM card communication)
- Digital tests (GPIOs, digital interfaces)
- Measurement and calibration of RF characteristics in all supported bands (Receiver S/N verification, frequency tuning of reference clock, calibration of transmitter and receiver power levels)
- Verification of RF characteristics after calibration (modulation accuracy, power levels and spectrum performances are checked to be within tolerances when calibration parameters are applied)





Figure 56: Automatic test equipment for module tests



# 5.2 Test parameters for OEM manufacturer

Because of the testing done by u-blox (with 100% coverage), an OEM manufacturer does not need to repeat firmware tests or measurements of the module RF performance or tests over analog and digital interfaces in their production test.

An OEM manufacturer should focus on:

- Module assembly on the device; it should be verified that:
  - Soldering and handling process did not damaged the module components
  - All module pins are well soldered on device board
  - There are no short circuits between pins
- Components assembly on the device; it should be verified that:
  - o Communication with host controller can be established
  - The interfaces between module and device are working
  - Overall RF performance test of the device including antenna

Dedicated tests can be implemented to check the device. For example, the measurement of module current consumption when set in a specified status can detect a short circuit if compared with a "Golden Device" result.

Module AT commands is used to perform functional tests (communication with host controller, check SIM card interface, check communication between module and GNSS, GPIOs, ADC input, etc.) and to perform RF performance tests.

#### 5.2.1 'Go/No go' tests for integrated devices

A 'Go/No go' test is to compare the signal quality with a "Golden Device" in a position with excellent GSM network coverage and after having dialed a call (see the *u-blox AT Commands Manual* [2], AT+CSQ command: <rssi>, <ber> parameters).

These kind of test may be useful as a 'go/no go' test but not for RF performance measurements.

This test is suitable to check the communication with host controller and SIM card, the audio and power supply functionality and verify if components at antenna interface are well soldered.

### 5.2.2 Audio test

Audio functionality can be tested by OEM manufacturer without dialing a call and without network registration (SIM insertion is not needed). Below is an example of an audio production test for a device with microphones and speakers connected to the module's analog audio interface or I<sup>2</sup>S digital interface.

- 1 A tone generator (e.g. from a PC soundboard) with a reference signal (e.g. 1 kHz sinus) is used to feed a reference speaker placed near the microphone of the device under test. Level of reference speaker signal must be high compared to ambient noise but it should not lead to distortion on the microphone under test.
- 2 A reference microphone is placed near the speaker of the device under test. The signal from the speaker is sent to an audio analyzer (e.g. to a PC soundboard).

The audio analyzer measures voltage level, frequency and distortion of the signal from the speaker under test. Level of speaker under test signal must be high compared to ambient noise, but it should not be distorted.

If the ambient noise is so high that alteration of measurement could be not negligible, the device under test, the reference speaker and the reference microphone should be placed inside a silent box (acoustically insulated from ambient noise).



3 Set the audio path on the module to route audio signals on the audio transducers (microphone, speaker) under test, by command:

```
at+uspm=<main uplink>,<main downlink>,0,0
```

(See *u-blox AT Commands Manual* [2]; AT+USPM command depends on the transducer to be tested, e.g.: at+uspm=0,0,0,0 for a microphone connected to **MIC\_BIAS1**, **MIC\_GND1** pins and speaker connected to **HS\_P**, **GND** pins).

4 Set the ringer sound level to 0 (muted ringer) by command:

at+crsl=0

5 Set the sidetone on the path under test to a very high value to create a feedback of microphone signal on the speaker, e.g.:

```
at+ustn=<main downlink>,16384 (16384 = 0 dB)
```

<main\_downlink> must be the same as in step 3. Sidetone value should be chosen so that signal on the device's speaker is loud compared to ambient noise but not distorted.

6 Start the audio resource player by command:

at+upar=0,0,0

Since the player is muted (+CRSL=0) this command just opens the microphone and speaker path. The sidetone setting allows the microphone signal to be feed back to the speaker.

- 7 Measure the audio signal on the speaker under test by the audio analyzer and check that signal voltage level, frequency and distortion are in the expected range (compared to a "Golden Device" behavior). While choosing the tolerance range (threshold for minimum and maximum expected values) used to validate the device, consider the tolerance of all the components in the audio chain (e.g. amplifiers external of the module). For the module, consider 10% tolerance on the voltage level for the analog paths. In case of analog balanced signals, set the minimum level threshold high enough to detect the failure in case only one wire on the balanced couple is unconnected.
- 8 Stop the audio resource player by command:

at+usar=0

- 9 If more than one microphone or speaker (or audio path in case of I<sup>2</sup>S) is used, repeat the sequence above changing <main\_uplink>,<main\_downlink> for the new transducers under test.
- 10 At the end of test, be careful to restore the desired default value for +USPM and +CRSL; e.g.:

```
at+uspm=0,0,1,1,0
at+crsl=4
```

11 In order to save the +USPM and +CRSL setting, switch off the module by command:

at+cpwroff



### 5.2.3 Functional tests providing RF operation

- See u-blox AT Commands Manual [2], for AT+UTEST command syntax description.
- See End user test Application Note [16], for AT+UTEST command user guide, limitations and examples of use.

Overall RF performance test of the device including antenna can be performed with basic instruments like standard spectrum analyzer and signal generator using an AT interface and AT+UTEST command.

The AT+UTEST command gives a simple interface to set the module in Rx and Tx test modes ignoring GSM signalling protocol. The command can set the module:

- To transmit in a single time slot a GSM burst in a specified channel and power level
- In receiving mode in a specified channel to returns the measured power level



Figure 57: Setup with spectrum analyzer and signal generator for radiated measurement

This feature allows the measurement of the transmitter and receiver power level to check components assembly related to the module antenna interface and to check other device interfaces from which depends the RF performance.

- To avoid module damage during transmitter test, a quad-band GSM antenna or a 50 Ω termination must be connected to ANT pin.
- To avoid module damage during receiver test, the maximum power level received at ANT pin must meet module specifications. It is suggested not to exceed power level -15 dBm at antenna input.



The AT+UTEST command sets the module to emit RF power ignoring GSM signalling protocol. This emission can generate interference that can be prohibited by law in some countries. The use of this feature is intended for testing purpose in controlled environments by qualified user and must not be used during the normal module operation. Follow instructions suggested in u-blox documentation. u-blox assumes no responsibilities for the inappropriate use of this feature.

Example of production tests for OEM manufacturer:

- 1. Trigger TX burst at low PCL (lower than 10) or trigger a RX measurement to check:
  - If **ANT** pin is soldered
  - If **ANT** pin is in short circuit
  - o If module was damaged during soldering process or during handling (ESD, mechanical shock...)
  - o If antenna matching components on application board are soldered
  - o If integrated antenna is correctly connected
- To avoid module damage during transmitter test when good antenna termination is not guaranteed, use a low PCL level (max 15). u-blox assumes no responsibilities for module damaging caused by an inappropriate use of this feature.
  - 2. Trigger TX burst at maximum PCL:
    - To check if the power supply is correctly assembled and is able to deliver the required current
  - 3. Trigger TX burst:
    - To measure current consumption
  - 4. Trigger RX measurement:
    - To test receiver signal level. If no losses between **ANT** pin and input power source are assumed, the estimated module power level can vary approximately within 3GPP tolerances for the average value
    - To check if module was damaged during soldering process or during handling (ESD, mechanical shock...)
  - 5. Trigger TX burst and RX measurement to check:
    - Overall RF performance of the device including antenna measuring TX and RX power levels



# A Glossary

| 3GPP             | 3rd Generation Partnership Project                      |
|------------------|---------------------------------------------------------|
| AC               | Alternating Current                                     |
| ADC              | Analog to Digital Converter                             |
| ADN              | Abbreviated Dialing Numbers                             |
| AMR              | Adaptive Multi Rate                                     |
| ASIC             | Application Specific Integrated Circuit                 |
| AT               | AT command Interpreter Software Subsystem, or attention |
| BB               | Baseband                                                |
| СВСН             | Cell Broadcast Channel                                  |
| CBS              | Cell Broadcast Services                                 |
| CLK              | Clock                                                   |
| CMOS             | Complementary Metal Oxide Semiconductor                 |
| CIMOS            | Coding Scheme or Chip Select                            |
| CTS              | Clear To Send                                           |
| DAC              |                                                         |
| DAC              | Digital Analog Converter                                |
|                  | Direct Current                                          |
| DCD              | Data Carrier Detect                                     |
| DCE              | Data Communication Equipment                            |
| DCS              | Digital Cellular System                                 |
| DDC              | Display Data Channel                                    |
| DL               | Down Link (Reception)                                   |
| DRX              | Discontinuous Reception                                 |
| DSP              | Digital Signal Processing                               |
| DSR              | Data Set Ready                                          |
| DTE              | Data Terminal Equipment                                 |
| DTR              | Data Terminal Ready                                     |
| EBU              | External Bus Interface Unit                             |
| EEP              | EEPROM Emulation Parameters                             |
| EGSM             | Extended GSM                                            |
| EM               | ElectroMagnetic                                         |
| EMC              | Electromagnetic Compatibility                           |
| EMI              | ElectroMagnetic Interference                            |
| EMS              | ElectroMagnetic Static                                  |
| ESD              | Electrostatic Discharge                                 |
| ESR              | Equivalent Series Resistance                            |
| EUT              | Equipment Under Test                                    |
| FAQ              | Frequently Asked Questions                              |
| FDN              | Fixed Dialing Numbers                                   |
| FET              | Field Effect Transistor                                 |
| FFS              | Flash File System                                       |
| FIR              | Finite Impulse Response                                 |
| FOAT             | Firmware (upgrade) Over AT                              |
| FOTA             | Firmware Over The Air                                   |
| FTP              | File Transfer Protocol                                  |
| FW               | Firmware                                                |
| GND              | Ground                                                  |
| GPIO             | General Purpose Input Output                            |
| GPRS             | General Packet Radio Service                            |
| GPS              | Global Positioning System                               |
| GSM              | Global System for Mobile Communications                 |
| HDLC             | High Level Data Link Control                            |
| HTTP             | HyperText Transfer Protocol                             |
| I/O              | Input / Output                                          |
| I/Q              | In phase and Quadrature                                 |
| I <sup>2</sup> C | Inter-Integrated Circuit                                |
| I <sup>2</sup> S | Inter IC Sound                                          |
| IIR              | Infinite Impulse Response                               |
|                  |                                                         |



| IP    | Internet Protocol                                            |
|-------|--------------------------------------------------------------|
| ISO   | International Organization for Standardization               |
| ITU   | International Telecomunication Union                         |
| LDN   | Last Dialed Numbers                                          |
| LDO   | Low-Dropout                                                  |
| LED   | Light Emitting Diode                                         |
| LNA   |                                                              |
|       | Low Noise Amplifier                                          |
| M2M   | Machine to Machine                                           |
| ME    | Mobile Equipment                                             |
| MIDI  | Musical Instrument Digital Interface                         |
| MSB   | Most Significant Bit                                         |
| MSD   | Moisture Sensitive Devices                                   |
| MSL   | Moisture Sensitivity Level                                   |
| MUX   | Multiplexer or Multiplexed                                   |
| NOM   | Network Operating Mode                                       |
| NTC   | Negative Temperature Coefficient                             |
| OSI   | Open Systems Interconnection                                 |
| PA    | Power Amplifier                                              |
| PBCCH | Packet Broadcast Control Channel                             |
| PCCCH | Packet Common Control Channel                                |
| PC    | Personal Computer                                            |
| PCB   | Printed Circuit Board                                        |
| PCM   | Pulse Code Modulation                                        |
| PCS   | Personal Communications Service                              |
| PICS  | Protocol Implementation Conformance Statement                |
| PIXIT | Protocol Implementation Extra Information for Testing        |
| PMU   | Power Management Unit                                        |
| PPS   | Protocol and Parameter Selection                             |
| PSRAM | Pseudo Static Random Access Memory                           |
| RF    | Radio Frequency                                              |
| RI    | Ring Indicator                                               |
| RoHS  | Restriction of Hazardous Substances Directive                |
| RTC   | Real Time Clock                                              |
| RTS   | Ready To Send                                                |
| RX    | Receiver                                                     |
| RXD   | RX Data                                                      |
| SAR   | Specific Absorption Rate                                     |
| SAW   | Surface Acoustic Wave                                        |
| SCL   | Serial Clock                                                 |
| SDA   | Serial Data                                                  |
| SDN   | Service Dialing Numbers                                      |
| SIM   | Subscriber Identity Module                                   |
| SMA   | SubMiniature version A connector                             |
| SMS   | Short Message Service                                        |
| SMTP  | Simple Mail Transfer Protocol                                |
| STK   | SIM Toolkit                                                  |
| SW    | Software                                                     |
| ТСН   | Traffic Channel                                              |
| ТСР   | Transmission Control Protocol                                |
| TDMA  | Time Division Multiple Access                                |
| TS    | Technical Specification                                      |
| TX    | Transmitter                                                  |
| TXD   | TX Data                                                      |
| UART  | Universal Asynchronous Receiver Transmitter                  |
| UDP   | User Datagram Protocol                                       |
| UL    | Up Link (Transmission)                                       |
| VCO   | Voltage Controlled Oscillator                                |
| VSWR  | Voltage Controlled Oscillator<br>Voltage Standing Wave Ratio |
| WA    | Word Alignment                                               |
| vvA   | word Alignment                                               |



# **Related documents**

- [1] u-blox LEON-G1 series Data Sheet, Docu No UBX-13004887
- [2] u-blox AT Commands Manual, Docu No UBX-13002752
- [3] GNSS Implementation Application Note, Docu No UBX-13001849
- [4] ITU-T Recommendation V.24, 02-2000. List of definitions for interchange circuits between data terminal equipment (DTE) and data circuit-terminating equipment (DCE). http://www.itu.int/rec/T-REC-V.24-200002-I/en
- [5] 3GPP TS 27.007 AT command set for User Equipment (UE) (Release 1999)
- [6] 3GPP TS 27.005 Use of Data Terminal Equipment Data Circuit terminating; Equipment (DTE DCE) interface for Short Message Service (SMS) and Cell Broadcast Service (CBS) (Release 1999)
- [7] 3GPP TS 27.010 Terminal Equipment to User Equipment (TE-UE) multiplexer protocol (Release 1999)
- [8] The I2C-bus specification and user manual Rev. 5 9 October 2012 NXP Semiconductors,
- http://www.nxp.com/documents/user\_manual/UM10204.pdf
- [9] 3GPP TS 51.010-2 Technical Specification Group GSM/EDGE Radio Access Network; Mobile Station (MS) conformance specification; Part 2: Protocol Implementation Conformance Statement (PICS)
- [10] CENELEC EN 61000-4-2 (2001): "Electromagnetic compatibility (EMC) Part 4-2: Testing and measurement techniques Electrostatic discharge immunity test".
- [11] ETSI EN 301 489-1 V1.8.1: "Electromagnetic compatibility and Radio spectrum Matters (ERM); ElectroMagnetic Compatibility (EMC) standard for radio equipment and services; Part 1: Common technical requirements"
- [12] ETSI EN 301 489-7 V1.3.1 "Electromagnetic compatibility and Radio spectrum Matters (ERM); ElectroMagnetic Compatibility (EMC) standard for radio equipment and services; Part 7: Specific conditions for mobile and portable radio and ancillary equipment of digital cellular radio telecommunications systems (GSM and DCS)"
- [13] LEON Audio Application Note, Docu No UBX-13001890
- [14] Firmware Update Application Note, Docu No UBX-13001845
- [15] Mux implementation Application Note, Docu No UBX-13001887
- [16] End user test Application Note, Docu No UBX-13001922
- [17] 3GPP TS 51.011 Specification of the Subscriber Identity Module Mobile Equipment (SIM-ME) interface
- [18] 3GPP TS 26.267 V10.0.0 eCall Data Transfer; In-band Modem solution; General description (Rel. 10)
- [19] BS EN 16062:2011 Intelligent transport systems eSafety eCall high level application requirements
- [20] ETSI TS 122 101 V8.7.0 Service aspects; Service principles (3GPP TS 22.101 v.8.7.0 Rel. 8)

P

For regular updates to u-blox documentation and to receive product change notifications, register on our homepage (<u>http://www.u-blox.com</u>)



# **Revision history**

| Revision | Date        | Name | Status / Comments                                                       |
|----------|-------------|------|-------------------------------------------------------------------------|
| R01      | 29-Nov-2013 | lpah | Initial release                                                         |
| R02      | 22-Aug-2014 | smos | Production Information status. Audio test (section 5.2.2) added by ague |



# Contact

For complete contact information visit us at www.u-blox.com

#### u-blox Offices

#### North, Central and South America

#### u-blox America, Inc.

+1 703 483 3180 Phone: E-mail: info\_us@u-blox.com

#### 6 **Regional Office West Coast:**

Phone: +1 408 573 3640 E-mail: info\_us@u-blox.com

#### **Technical Support:**

+1 703 483 3185 Phone: E-mail: support\_us@u-blox.com

#### Headquarters Europe, Middle East, Africa

u-blox AG Phone: +41 44 722 74 44 E-mail: info@u-blox.com Support: support@u-blox.com

#### Asia, Australia, Pacific

#### u-blox Singapore Pte. Ltd.

7

+65 6734 3811 Phone: E-mail: info\_ap@u-blox.com Support: support\_ap@u-blox.com

#### **Regional Office Australia:**

| Phone:   | +61 2 8448 2016       |
|----------|-----------------------|
| E-mail:  | info_anz@u-blox.com   |
| Support: | support_ap@u-blox.com |

#### Regional Office China (Beijing):

+86 10 68 133 545 Phone: info\_cn@u-blox.com E-mail: support\_cn@u-blox.com Support:

#### Regional Office China (Shenzhen):

+86 755 8627 1083 Phone: info\_cn@u-blox.com E-mail: Support: support\_cn@u-blox.com

#### Regional Office India:

| Phone:   | +91 959 1302 450      |
|----------|-----------------------|
| E-mail:  | info_in@u-blox.com    |
| Support: | support_in@u-blox.com |

#### **Regional Office Japan:**

+81 3 5775 3850 Phone: E-mail: info\_jp@u-blox.com Support: support\_jp@u-blox.com

#### **Regional Office Korea:**

+82 2 542 0861 Phone: E-mail: info\_kr@u-blox.com support\_kr@u-blox.com Support:

#### Regional Office Taiwan:

Phone: E-mail:

+886 2 2657 1090 info\_tw@u-blox.com Support: support\_tw@u-blox.com