Rev 1803 – kaklik – 256 d 19 h (2024-02-19 21:55:10)
Repair the MLAB template.
Subversion Repositories
–
MLAB
MLAB
library
svnkaklik
MLAB_E
8magsvn
Català-Valencià – Catalan
中文 – Chinese (Simplified)
中文 – Chinese (Traditional)
Česky – Czech
Dansk – Danish
Nederlands – Dutch
English – English
Suomi – Finnish
Français – French
Deutsch – German
עברית – Hebrew
हिंदी – Hindi
Magyar – Hungarian
Bahasa Indonesia – Indonesian
Italiano – Italian
日本語 – Japanese
한국어 – Korean
Македонски – Macedonian
मराठी – Marathi
Norsk – Norwegian
Polski – Polish
Português – Portuguese
Português – Portuguese (Brazil)
Русский – Russian
Slovenčina – Slovak
Slovenščina – Slovenian
Español – Spanish
Svenska – Swedish
Türkçe – Turkish
Українська – Ukrainian
Oëzbekcha – Uzbek
(root)
/
Rev 1803
Go to most recent revision
Show changed files
Directory listing
From rev:
To rev:
Max revs:
Search history for:
←Prev
1
2
Next→
Show All
Rev
Age
Author
Path
Log message
Diff
1803
5026 d 0 h
kaklik
/Designs/HAM Constructions/SDRX01B/
ve schematu aktualizovano zapojeni trimru
Diff
1802
5027 d 5 h
kaklik
/Modules/ARM/STM32F10xRxT/
upravy ve vyliti medi.
Diff
1801
5027 d 6 h
kaklik
/Modules/Sensors/
prejmenovani dokumentacni slozky GSENSE01A
Diff
1800
5027 d 6 h
kaklik
/Modules/Sensors/MMA7260/DOC/
Diff
1799
5027 d 6 h
kaklik
/Modules/PIC/PICPROGUSB02A/DOC/
oprava nadpisu
Diff
1798
5031 d 3 h
kaklik
/
aktualizace schemat v PDF.
Diff
1797
5034 d 7 h
kaklik
/Modules/ARM/STM32F10xRxT/
uprava potisku
Diff
1796
5034 d 7 h
kaklik
/Modules/ARM/STM32F10xRxT/
aktualizace vyrobnich dat.
Diff
1795
5034 d 18 h
kaklik
/Modules/CommSerial/ETH01A/
zacatek navrhu PCB.
Diff
1794
5034 d 21 h
kaklik
/Modules/CommSerial/ETH01A/SCH/
doklesleno schema.
Diff
1793
5036 d 0 h
kaklik
/Modules/CommSerial/ETH01A/SCH/
dokresleni schema casti na PoE.
Jeste je treba prekleslit pripojeni RJ45 konektoru.
Diff
1792
5036 d 1 h
miho
/Modules/CPLD_FPGA/S3AN01A/SCH/
Ještě pracovní knihovna projektu S3AN01A
Diff
1791
5036 d 1 h
miho
/Modules/CPLD_FPGA/S3AN01A/
Created FPGA module (school board) for XILINX Spartan 3 XC3S50AN gate array S3AN01A
Diff
1790
5036 d 1 h
miho
/Modules/
Přejmenování podstromu CPLD na CPLD_FPGA
Diff
1789
5036 d 7 h
miho
/
Vygenerované podklady pro amatérskou výrobu plošných spojů.
Diff
1788
5037 d 22 h
kaklik
/Designs/HAM Constructions/SDRX01B/
zapis aktualniho stavu
Diff
1787
5039 d 1 h
kakl
/Designs/MRAKOMER4/DOC/
Zapomnel jsem na informaci, ze MM vraci -273,15 , kdyz je chyba.
Diff
1786
5042 d 19 h
kaklik
/Modules/Translators/TTLPECL01A/
vygenerovani technologickych vystupu
Diff
1785
5042 d 19 h
kaklik
/Modules/Translators/TTLPECL01A/PCB/
Diff
1784
5042 d 20 h
kaklik
/
zacatek navrhu spoje.
Diff