Rev Age Author Path Log message Diff
1753 4982 d 18 h kakl /Modules/TDC/GP201A/SW/PICinterface/ zakonzervovani kodu pred vytvorenim funkci pro nastaveni TDC. Diff
1751 4984 d 17 h kaklik / zaznam nalezenych chyb Diff
1745 4987 d 18 h kakl /Modules/TDC/GP201A/SW/PICinterface/ prvni verze funkcni komunikace s TDC. Zbyva doresit nastavovani registru. Diff
1744 4988 d 10 h kakl /Modules/TDC/GP201A/ opravena chyba v popisu napajeni. zacatek psani firmwaru Diff
1743 4989 d 11 h kakl /Modules/CommSerial/ETH01A/ Vytvořena první část schéma pro Ethernet modul. Chybí PoE část a dokreslení ETH konektoru. Diff
1742 4989 d 21 h kaklik /Modules/ADconverters/ADCmonoPPI01A/ nalezene chyby Diff
1741 4989 d 23 h kakl /Modules/PIC/PIC18F8xTQ8001A/ vylepseni osazovaku Diff
1740 4990 d 20 h kakl /Modules/ opravy PCB Diff
1739 4991 d 11 h kakl /Modules/ARM/STM32F10xRxT/ Uprava PCB Diff
1738 4992 d 12 h kaklik /Modules/ARM/STM32F10xRxT/PCB/ zbyva vyhazet nove zmrsene cesty. Diff
1737 4992 d 12 h kaklik /Modules/ARM/STM32F10xRxT/ Diff
1736 4992 d 14 h kaklik /Modules/ARM/STM32F10xRxT/ meziverze se synchronizaci schematu a PCB. Diff
1727 4994 d 21 h kaklik /Modules/ARM/STM32F10xRxT/ vylepseni dokumentace. Diff
1718 5004 d 18 h kaklik / Opravy a doplneni Diff
1717 5005 d 12 h kaklik /Modules/PIC/PIC18F8xTQ8001A/ oprava potisku Diff
1715 5005 d 19 h kaklik /Modules/Clock/CLKGEN01A/ Diff
1714 5006 d 2 h kaklik /Modules/ARM/STM32F10xRxT/ priprava novych modulu. Diff
1713 5006 d 22 h kaklik / priprava novych modulu. Diff
1712 5007 d 12 h kaklik /Modules/Clock/CLKGEN01B/ Diff
1711 5007 d 12 h kaklik /Modules/Clock/CLKGEN01B/ uprava zemeni a rozlozeni soucastek Diff