Subversion Repositories svnkaklik

Compare Revisions

Regard whitespace Rev 1136 → Rev 1137

//dokumenty/skolni/diplomka/description.tex
226,10 → 226,8
\caption/f Definition of VITA57 regions.
\endinsert
 
% doplnit presny pocet konektoru
Three differential logic input/output, one PECL input and one PECL output SATA connectors and two miniSAS connectors are populated on this board. This set of connectors allows a connection of any number of ADC modules within the range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors, while other supporting signals should be routed directly to SATA connectors on adapter.
 
Several SATA connectors and two miniSAS connectors are populated on this board. This set of connectors allows a connection of any number of ADC modules within the range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors, while other supporting signals should be routed directly to SATA connectors on adapter.
 
Lengths of differential pairs routed on PCB of the module are not matched between the pairs. Length variation of differential pairs is not critical in our design according to facts discussed in paragraph \ref[diff-signaling]. Nevertheless, signals within differential pairs themselves are matched for length. Internal signal trace length matching of differential pairs is mandatory in order to minimize jitter and avoid a dynamic logic hazard conditions on digital signals, that represents the worst scenario. Thus the clocks' signals are routed in the most precise way on all designed boards.
 
Signal configuration used in our trial design is described in the following tables \ref[minisas-interface], \ref[SPI-system] and \ref[clock-interconnections].
306,9 → 304,8
FRAME word at the beginning of data packet, now filled with incrementing and overflowing saw signal, is used to ensure that no data samples ale lost during the data transfers from FPGA. FRAME signal may be used in the future for pairing the ADC samples' data packet with another data packet. This new additional data packet should carry meta-data information about the sample time jitter, current accuracy of the local oscillator frequency etc.
 
Detailed description of the currently implemented FPGA functions can be found in a separate paper \cite[fpga-middleware]. HDL source codes for FPGA at a state in which it was used are included on the enclosed CD. More recent development versions are publicly available from MLAB sources repository.
Detailed description of currently implemented FPGA functions can be found in separate paper \cite[fpga-middleware]. HDL \glos{HDL}{Hardware description language} source codes for FPGA at state which was used are included on enclosed CD. Future development versions are publicly available from MLAB sources repository \cite[mlab-sdrx].
 
% doplnit odkaz na mlab repozitar
 
\secc Data reading and recording
 
In order to read the data stream from the ADC drive, we use Gnuradio software. Gnuradio suite consists of gnuradio-companion package which is a graphical tool for creating signal-flow graphs and generating Python flow-graph source code. This tool has been used to create a basic RAW data grabber to record and interactively view waterfall plots using the data streams output from ADC modules.
//dokumenty/skolni/diplomka/diplomka.pdf
Cannot display: file marked as a binary type.
svn:mime-type = application/octet-stream
//dokumenty/skolni/diplomka/mybase.bbl
117,6 → 117,11
\newblock Microsoft spectrum observatory, 2012.
\newblock \url{http://observatory.microsoftspectrum.com/}.
 
\bibitem{mlab-sdrx}
MLAB.
\newblock Softwarově definovaný přijímač mlab sdrx, May 2014.
\newblock \url{svn://svn.mlab.cz/MLAB/Designs/HAM\%20Constructions/SDRX02B}.
 
\bibitem{mlab-aras}
Jakub~Kákona MLAB.
\newblock Pokročilá radioastronomická stanice aras01a, September 2013.
//dokumenty/skolni/diplomka/mybase.bib
212,8 → 212,19
YEAR = {2013},
MONTH = Sep 11,
NOTE = {\url{http://wiki.mlab.cz/doku.php?id=cs:aras}},
URLDATE= {2014-5-4},
}
 
@MISC{mlab-sdrx,
AUTHOR = {MLAB},
TITLE = {Softwarově definovaný přijímač MLAB SDRX},
YEAR = {2014},
MONTH = May,
NOTE = {\url{svn://svn.mlab.cz/MLAB/Designs/HAM\%20Constructions/SDRX02B}},
URLDATE= {2014-5-4},
}
 
 
@MISC{nvidia-k1,
AUTHOR = {NVIDIA},
TITLE = {The NVIDIA Jetson TK1 Development Kit},