Subversion Repositories svnkaklik

Rev

Rev 1099 | Rev 1103 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log

Rev 1099 Rev 1102
1
\chap Trial design
1
\chap Trial design
2
 
2
 
3
The whole design of radioastronomy receiver digitalization unit is constructed to be used in a wide range of applications and tasks related to digitalisation of signal from radioastronomy receivers. A good illustrating problem for its use is a signal digitalisation from multiple antenna arrays. This design will eventually become a part of MLAB Advanced Radio Astronomy System. 
3
The whole design of radioastronomy receiver digitalization unit is constructed to be used in a wide range of applications and tasks related to digitalisation of signal from radioastronomy receivers. A good illustrating problem for its use is a signal digitalisation from multiple antenna arrays. This design will eventually become a part of MLAB Advanced Radio Astronomy System. 
4
 
4
 
5
\sec Required parameters
5
\sec Required parameters
6
 
6
 
7
Wide dynamical range and high IP3 are desired. The receiver must accept wide dynamic signals because a typical radioastronomical signal has a form of a weak signal covered by a strong man-made noise.    
7
Wide dynamical range and high IP3 are desired. The receiver must accept wide dynamic signals because a typical radioastronomical signal has a form of a weak signal covered by a strong man-made noise.    
8
 
8
 
9
Summary of main required parameters follows 
9
Summary of main required parameters follows 
10
 
10
 
11
\begitems
11
\begitems
12
  * Dynamical range better than 80 dB
12
  * Dynamical range better than 80 dB
13
  * Phase stability between channels 
13
  * Phase stability between channels 
14
  * Noise (all types)
14
  * Noise (all types)
15
  * Sampling jitter better than 100 metres
15
  * Sampling jitter better than 100 metres
16
  * Support for any number of receivers in range 1 to 8
16
  * Support for any number of receivers in range 1 to 8
17
\enditems
17
\enditems
18
 
18
 
19
\sec Sampling frequency
19
\sec Sampling frequency
20
 
20
 
21
Sampling frequency is limited by the technical constrains in the trial design. This parameter is especially limited by the sampling frequencies of analog-to-digital conversion chips available on the market and interface bandwidth. Combination of the required parameters -- dynamic range requiring at least 16bit and a minimum sampling frequency of 1 MSPS leads to need of high end ADC chips which does not support such low sampling frequencies at all. Their minimum sampling frequency is 5 MSPS.
21
Sampling frequency is limited by the technical constrains in the trial design. This parameter is especially limited by the sampling frequencies of analog-to-digital conversion chips available on the market and interface bandwidth. Combination of the required parameters -- dynamic range requiring at least 16bit and a minimum sampling frequency of 1 MSPS leads to need of high end ADC chips which does not support such low sampling frequencies at all. Their minimum sampling frequency is 5 MSPS.
22
 
22
 
23
We calculate minimum data bandwidth data rate for eight receivers, 2 bytes per sample and 5MSPS as $8 * 2 * 5e6 = 80$ MiB/s. Such data rate is at the limit of real writing speed o classical HDD and it is almost double of real bandwidth of USB 2.0 interface. 
23
We calculate minimum data bandwidth data rate for eight receivers, 2 bytes per sample and 5MSPS as $8 * 2 * 5e6 = 80$ MB/s. Such data rate is at the limit of real writing speed o classical HDD and it is almost double of real bandwidth of USB 2.0 interface. 
24
 
24
 
25
 
25
 
26
 
26
 
27
\sec System scalability
27
\sec System scalability
28
 
28
 
29
For analogue channels scalability, special parameters of ADC modules are required. Ideally, there should be a separate output for each analogue channel in ADC module. ADC module must also have separate outputs for frames and data output clocks. These parameters allow for conduction at relatively low digital data rates. As a result, the digital signal can be conducted even through long wires. 
29
For analogue channels scalability, special parameters of ADC modules are required. Ideally, there should be a separate output for each analogue channel in ADC module. ADC module must also have separate outputs for frames and data output clocks. These parameters allow for conduction at relatively low digital data rates. As a result, the digital signal can be conducted even through long wires. 
30
 
30
 
31
Clock signal will be handled distinctively in our scalable design. Selected ADC chip are guaranteed to have defined clock skew between sampling and data output clock. This allows taking data and frame clocks from the first ADC module only. The rest of the data and frame clocks from other ADC modules can be measured for diagnostic purposes (failure detection, jitter measurement etc.).
31
Clock signal will be handled distinctively in our scalable design. Selected ADC chip are guaranteed to have defined clock skew between sampling and data output clock. This allows taking data and frame clocks from the first ADC module only. The rest of the data and frame clocks from other ADC modules can be measured for diagnostic purposes (failure detection, jitter measurement etc.).
32
 
32
 
33
This system concept allows for scalability, that is technically limited by a number of differential signals on host side and its computational power.  There is another advantage of scalable data acquisition system -- an economic one. Observatories or end users can make a choice of how much money are they willing to spent on radioastronomy receiver system. This freedom of choice is especially useful for science sites without previous experience in radioastronomy observations.     
33
This system concept allows for scalability, that is technically limited by a number of differential signals on host side and its computational power.  There is another advantage of scalable data acquisition system -- an economic one. Observatories or end users can make a choice of how much money are they willing to spent on radioastronomy receiver system. This freedom of choice is especially useful for science sites without previous experience in radioastronomy observations.     
34
 
34
 
35
\secc Differential signalling 
35
\secc Differential signalling 
36
 
36
 
37
The concept of scalable design requires relatively long circuit traces between ADC and digital unit which captures the data and performs the computations. The long distance between the digital processing unit and the analog-to-digital conversion unit has an advantage in noise retention typically produced by digital circuits. Those digital circuits, such as FPGA or other flip-flops block and circuit traces, usually work at high frequencies and emit wide-band noise with relatively low power. In such cases any increase in a distance between the noise source and analog signal source increase S/N significantly. However, at the same time a long distance brings problems with the digital signal transmission between ADC and computational unit. This obstacle should be resolved more easily in free-space than on board routing. The high-quality differential signalling shielded cables should be used. This technology has two advantages over PCB signal routing. First, it can use twisted pair of wires for leak inductance suppression in signal path and second, the twisted pair may additionally be shielded by uninterrupted metal foil.              
37
The concept of scalable design requires relatively long circuit traces between ADC and digital unit which captures the data and performs the computations. The long distance between the digital processing unit and the analog-to-digital conversion unit has an advantage in noise retention typically produced by digital circuits. Those digital circuits, such as FPGA or other flip-flops block and circuit traces, usually work at high frequencies and emit wide-band noise with relatively low power. In such cases any increase in a distance between the noise source and analog signal source increase S/N significantly. However, at the same time a long distance brings problems with the digital signal transmission between ADC and computational unit. This obstacle should be resolved more easily in free-space than on board routing. The high-quality differential signalling shielded cables should be used. This technology has two advantages over PCB signal routing. First, it can use twisted pair of wires for leak inductance suppression in signal path and second, the twisted pair may additionally be shielded by uninterrupted metal foil.              
38
 
38
 
39
\secc Phase matching
39
\secc Phase matching
40
 
40
 
41
For multiple antenna radioastronomy projects, system phase stability is a mandatory condition. It allows precise high resolution imaging of objects. 
41
For multiple antenna radioastronomy projects, system phase stability is a mandatory condition. It allows precise high resolution imaging of objects. 
42
 
42
 
43
High phase stability in our scalable design is achieved through centralised frequency generation  and distribution with multi-output LVPECL hubs, that have equiphased outputs for multiple devices. 
43
High phase stability in our scalable design is achieved through centralised frequency generation  and distribution with multi-output LVPECL hubs, that have equiphased outputs for multiple devices. 
44
 
44
 
45
This design ensures that all devices have access to the defined phase and known frequency.     
45
This design ensures that all devices have access to the defined phase and known frequency.     
46
 
46
 
47
 
47
 
48
\sec System description
48
\sec System description
49
 
49
 
50
In this section testing system will be described.
50
In this section testing system will be described.
51
 
51
 
52
\secc Frequency synthesis       
52
\secc Frequency synthesis       
53
 
53
 
54
We have used a centralised topology as a basis for frequency synthesis. One precise high-frequency and low-jitter digital oscillator has been used, while other working frequencies have been derived from it by the division of its signal. This central oscillator has a software defined GPS disciplined control loop for frequency stabilisation.\fnote{\url{http://wiki.mlab.cz/doku.php?id=en:gpsdo} SDGPSDO design has been developed in parallel to this diploma thesis as a related project, but it is not explicitly required by the diploma thesis.}
54
We have used a centralised topology as a basis for frequency synthesis. One precise high-frequency and low-jitter digital oscillator has been used, while other working frequencies have been derived from it by the division of its signal. This central oscillator has a software defined GPS disciplined control loop for frequency stabilisation.\fnote{\url{http://wiki.mlab.cz/doku.php?id=en:gpsdo} SDGPSDO design has been developed in parallel to this diploma thesis as a related project, but it is not explicitly required by the diploma thesis.}
55
We have used methods of frequency monitoring compensation in order to meet modern requirements on radioastronomy equipment which needs precise frequency and phase stability over a wide scale for effective radioastronomy imaging. 
55
We have used methods of frequency monitoring compensation in order to meet modern requirements on radioastronomy equipment which needs precise frequency and phase stability over a wide scale for effective radioastronomy imaging. 
56
 
56
 
57
Every ADC module will be directly connected to CLKHUB02A module which takes sampling clock signal delivered by FPGA from main local oscillator.  This signal should use high quality differential signalling cable -- we should use SATA cable for this purpose. 
57
Every ADC module will be directly connected to CLKHUB02A module which takes sampling clock signal delivered by FPGA from main local oscillator.  This signal should use high quality differential signalling cable -- we should use SATA cable for this purpose. 
58
 
58
 
59
GPSDO design included in data acquisition system has special feature -- generates time marks for precise time-stamping of received signal. Timestamps are created by disabling of local oscillator for 100 us as result rectangle click in input signal is created which appears as horizontal line in spectrogram.   
59
GPSDO design included in data acquisition system has special feature -- generates time marks for precise time-stamping of received signal. Timestamps are created by disabling of local oscillator for 100 us as result rectangle click in input signal is created which appears as horizontal line in spectrogram.   
60
Timestamps should be seen in image \ref[meteor-reflection] (above and below meteor reflection).
60
Timestamps should be seen in image \ref[meteor-reflection] (above and below meteor reflection).
61
 
61
 
62
Time-marking should be improved in future by digitalisation GPS signal directly with dedicated ADC channel.  Datafile then consists samples from channels of radio-astronomy receivers along with GPS signal containing precise time information. 
62
Time-marking should be improved in future by digitalisation GPS signal directly with dedicated ADC channel.  Datafile then consists samples from channels of radio-astronomy receivers along with GPS signal containing precise time information. 
63
 
63
 
64
\secc Signal cable connectors 
64
\secc Signal cable connectors 
65
 
65
 
66
Several widely used and commercially easily accessible differential connectors were considered to be use in our design. 
66
Several widely used and commercially easily accessible differential connectors were considered to be use in our design. 
67
 
67
 
68
\begitems
68
\begitems
69
* HDMI % [[http://en.wikipedia.org/wiki/Hdmi|HDMI]]</del>
69
* HDMI % [[http://en.wikipedia.org/wiki/Hdmi|HDMI]]</del>
70
* SATA  		%{http://en.wikipedia.org/wiki/Serial_attached_SCSI#Connectors|SAS]]/[[http://en.wikipedia.org/wiki/Serial_ATA|SATA]]
70
* SATA  		%{http://en.wikipedia.org/wiki/Serial_attached_SCSI#Connectors|SAS]]/[[http://en.wikipedia.org/wiki/Serial_ATA|SATA]]
71
* DisplayPort 		%[[http://en.wikipedia.org/wiki/Display_port|DisplayPort]]</del>
71
* DisplayPort 		%[[http://en.wikipedia.org/wiki/Display_port|DisplayPort]]</del>
72
* SAS/miniSAS
72
* SAS/miniSAS
73
\enditems
73
\enditems
74
 
74
 
75
At the end, MiniSAS connector was chosen as the best option to be used in connecting together multiple ADC modules. It is compatible with existing SATA cabling systems and aggregates multiple SATA cables to a single connector. It can be seen on the following picture \ref[img-miniSAS-cable]. A transition between SATA and miniSAS is achieved by SAS to SATA adapter cable which is commonly used in servers to connect SAS controller to multiple SATA hard disc in RAID systems and thus is commercially easily available. 
75
At the end, MiniSAS connector was chosen as the best option to be used in connecting together multiple ADC modules. It is compatible with existing SATA cabling systems and aggregates multiple SATA cables to a single connector. It can be seen on the following picture \ref[img-miniSAS-cable]. A transition between SATA and miniSAS is achieved by SAS to SATA adapter cable which is commonly used in servers to connect SAS controller to multiple SATA hard disc in RAID systems and thus is commercially easily available. 
76
The main drawback of miniSAS PCB connectors lies in the fact, that they are manufactured in SMT versions only. The outer metal housing of connector is designed to be mounted using a standard through-hole mounting scheme, a design that unfortunately decreases the durability of the connector. 
76
The main drawback of miniSAS PCB connectors lies in the fact, that they are manufactured in SMT versions only. The outer metal housing of connector is designed to be mounted using a standard through-hole mounting scheme, a design that unfortunately decreases the durability of the connector. 
77
 
77
 
78
 
78
 
79
\midinsert
79
\midinsert
80
\clabel[img-miniSAS-cable]{Used miniSAS cable}
80
\clabel[img-miniSAS-cable]{Used miniSAS cable}
81
\picw=10cm \cinspic ./img/miniSAS_SATA_cable.jpg
81
\picw=10cm \cinspic ./img/miniSAS_SATA_cable.jpg
82
\caption/f A type of miniSAS cable similar to used.
82
\caption/f A type of miniSAS cable similar to used.
83
\endinsert
83
\endinsert
84
 
84
 
85
\secc Signal integrity requirements
85
\secc Signal integrity requirements
86
 
86
 
87
We use ADC modules that have DATA clock frequency eight times higher than sampling frequency in single line output mode, implying a 40 MHz output bit rate. 
87
We use ADC modules that have DATA clock frequency eight times higher than sampling frequency in single line output mode, implying a 40 MHz output bit rate. 
88
 
88
 
89
 
89
 
90
\secc ADC modules design
90
\secc ADC modules design
91
 
91
 
92
The ADC modules have a standard MLAB construction scheme with four mounting holes in corners aligned in defined raster. 
92
The ADC modules have a standard MLAB construction scheme with four mounting holes in corners aligned in defined raster. 
93
 
93
 
94
Data serial data outputs of ADC modules should be connected directly to FPGAs for the basic primary signal processing. The ADC chip used in the modules has a selectable bit width of data output bus and thus the output SATA connectors have signals arranged to contain a single bit from every ADC channel.  This creates a signal concept enabling a selection of a proper bus bit-width according to the sampling rate (higher bus bit-width downgrades signalling speed and vice versa.)
94
Data serial data outputs of ADC modules should be connected directly to FPGAs for the basic primary signal processing. The ADC chip used in the modules has a selectable bit width of data output bus and thus the output SATA connectors have signals arranged to contain a single bit from every ADC channel.  This creates a signal concept enabling a selection of a proper bus bit-width according to the sampling rate (higher bus bit-width downgrades signalling speed and vice versa.)
95
 
95
 
96
In order to connect the above mentioned signalling layout, miniSAS to multiple SATA cable should be used.  
96
In order to connect the above mentioned signalling layout, miniSAS to multiple SATA cable should be used.  
97
 
97
 
98
A KiCAD design suite had been chosen for PCB layout. However, the version is, despite having integrated CERN Push \& Shove routing capability, slightly unstable as it sometimes crushes due to an exception during routing. On the basis of these stability issues, the design had to be saved quite often. On the other hand, compared to commercially available solutions, such as MentorGraphics PADS or Cadence Orcad,  the Open-source KiCAD provides an acceptable option and it easily surpasses a widely used Eagle software.
98
A KiCAD design suite had been chosen for PCB layout. However, the version is, despite having integrated CERN Push \& Shove routing capability, slightly unstable as it sometimes crushes due to an exception during routing. On the basis of these stability issues, the design had to be saved quite often. On the other hand, compared to commercially available solutions, such as MentorGraphics PADS or Cadence Orcad,  the Open-source KiCAD provides an acceptable option and it easily surpasses a widely used Eagle software.
99
 
99
 
100
As a part of work on the thesis, new PCB footprints for FMC, SATA a and miniSAS connectors have been designed and were committed to KiCAD github library repository. They are now publicly available on the official KiCAD repository at GitHub.  
100
As a part of work on the thesis, new PCB footprints for FMC, SATA a and miniSAS connectors have been designed and were committed to KiCAD github library repository. They are now publicly available on the official KiCAD repository at GitHub.  
101
 
101
 
102
 
102
 
103
\secc ADC selection
103
\secc ADC selection
104
 
104
 
105
There exist several ADC signalling formats currently used in communication with FPGA. 
105
There exist several ADC signalling formats currently used in communication with FPGA. 
106
 
106
 
107
\begitems
107
\begitems
108
  * DDR LVDS
108
  * DDR LVDS
109
  * JEDEC 204B
109
  * JEDEC 204B
110
  * JESD204A
110
  * JESD204A
111
  * Paralel LVDS
111
  * Paralel LVDS
112
  * Serdes
112
  * Serdes
113
  * serial LVDS
113
  * serial LVDS
114
\enditems
114
\enditems
115
 
115
 
116
Because it uses the smallest number of differential pairs, the choice fell on the serial LVDS format. Small number of differential pairs is an important parameter determining the construction complexity and reliability. \url{http://www.ti.com/lit/pdf/snaa110}
116
Because it uses the smallest number of differential pairs, the choice fell on the serial LVDS format. Small number of differential pairs is an important parameter determining the construction complexity and reliability. \url{http://www.ti.com/lit/pdf/snaa110}
117
 
117
 
118
An ultrasound AFE chip seems to be ideal for this purpose -- the chip has integrated both front-end amplifiers and filters. It has a drawback though - it is incapable of handling differential input signal and has a relatively low dynamic range (as it consists only of 12bit ADC). Because this IO has many ADC channels the scaling is possible only by a factor of 4 receivers (making 8 analogue channels).
118
An ultrasound AFE chip seems to be ideal for this purpose -- the chip has integrated both front-end amplifiers and filters. It has a drawback though - it is incapable of handling differential input signal and has a relatively low dynamic range (as it consists only of 12bit ADC). Because this IO has many ADC channels the scaling is possible only by a factor of 4 receivers (making 8 analogue channels).
119
 
119
 
120
If we require a separate output for every analogue channel and a 16bit depth we find that there are only a few 2-Channel simultaneous sampling ADCs currently existing which meet these requirements.  We have summarised the ADCs in the following table \ref[ADC-type] 
120
If we require a separate output for every analogue channel and a 16bit depth we find that there are only a few 2-Channel simultaneous sampling ADCs currently existing which meet these requirements.  We have summarised the ADCs in the following table \ref[ADC-type] 
121
 
121
 
122
\midinsert \clabel[ADC-types]{Available ADC types}
122
\midinsert \clabel[ADC-types]{Available ADC types}
123
\ctable{lrrrrrcc}{
123
\ctable{lrrrrrcc}{
124
\hfil ADC Type & LTC2271 & LTC2190 & LTC2191 & LTC2192 & LTC2193 & LTC2194 & LTC2195 \cr
124
\hfil ADC Type & LTC2271 & LTC2190 & LTC2191 & LTC2192 & LTC2193 & LTC2194 & LTC2195 \cr
125
SNR [dB] & 84.1 & 77 & 77 & 77 & 76.8 & 76.8 & 76.8 \cr
125
SNR [dB] & 84.1 & 77 & 77 & 77 & 76.8 & 76.8 & 76.8 \cr
126
SFDR [dB] & 99 & 90 & 90 & 90 & 90 & 90 & 90 \cr
126
SFDR [dB] & 99 & 90 & 90 & 90 & 90 & 90 & 90 \cr
127
S/H Bandwidth [MHz] & 200 & \multispan6 550 \cr
127
S/H Bandwidth [MHz] & 200 & \multispan6 550 \cr
128
Sampling rate [MSPS] & 20 & 25 & 40 & 65 & 80 &  105 & 125 \cr
128
Sampling rate [MSPS] & 20 & 25 & 40 & 65 & 80 &  105 & 125 \cr
129
Configuration & \multispan7 SPI \cr
129
Configuration & \multispan7 SPI \cr
130
Package & \multispan7 52-Lead (7mm $×$ 8mm) QFN \cr
130
Package & \multispan7 52-Lead (7mm $×$ 8mm) QFN \cr
131
}
131
}
132
\caption/t The summary of available ADC types and theirs characteristics. 
132
\caption/t The summary of available ADC types and theirs characteristics. 
133
\endinsert
133
\endinsert
134
 
134
 
135
All parts in this category are compatible with one board layout. Main differences lay in the sampling frequency and signal to noise ratio, with the slowest having a maximum sampling frequency of 20 MHz. However all of them have a minimal sampling frequency of 5 MSPS and all are configurable over a serial interface (SPI). SPI seems to be a standard interface used in high-end ADC chips made by the largest manufacturers (Analog Devices, Linear technology, Texas instruments, Maxim integrated..). 
135
All parts in this category are compatible with one board layout. Main differences lay in the sampling frequency and signal to noise ratio, with the slowest having a maximum sampling frequency of 20 MHz. However all of them have a minimal sampling frequency of 5 MSPS and all are configurable over a serial interface (SPI). SPI seems to be a standard interface used in high-end ADC chips made by the largest manufacturers (Analog Devices, Linear technology, Texas instruments, Maxim integrated..). 
136
 
136
 
137
\secc ADC modules interface
137
\secc ADC modules interface
138
 
138
 
139
Both of the ADCdual01A modules were connected to FPGA ML605 board trough FMC2DIFF01A adapter board. The design of this adapter module expects the presence of FMC LPC connector and the board is, at the same time, not compatible with MLAB. It is, on the other hand, designed to meet the VITA 57 standard specifications for boards which support region 1 and region 3. VITA 57 regions are explained in the picture \ref[VITA57-regions].
139
Both of the ADCdual01A modules were connected to FPGA ML605 board trough FMC2DIFF01A adapter board. The design of this adapter module expects the presence of FMC LPC connector and the board is, at the same time, not compatible with MLAB. It is, on the other hand, designed to meet the VITA 57 standard specifications for boards which support region 1 and region 3. VITA 57 regions are explained in the picture \ref[VITA57-regions].
140
This industry standard guarantees the compatibility with other FPGA boards that have FMC LPC connectors for Mezzanine Card. Schematic diagram of this adapter board is included in the appendix. 
140
This industry standard guarantees the compatibility with other FPGA boards that have FMC LPC connectors for Mezzanine Card. Schematic diagram of this adapter board is included in the appendix. 
141
 
141
 
142
The primary purpose of the PCB is to enable the connection of ADC modules located outside the PC case. (In PC box analog circuits cannot be realised without the use of massive RFI mitigation techniques). 
142
The primary purpose of the PCB is to enable the connection of ADC modules located outside the PC case. (In PC box analog circuits cannot be realised without the use of massive RFI mitigation techniques). 
143
Differential signalling connectors should be used for conducting digital signal over relatively long cables. The signal integrity sensitive links (clocks) are equipped with output driver and translator to LVPECL logic for better signal transmission quality.  
143
Differential signalling connectors should be used for conducting digital signal over relatively long cables. The signal integrity sensitive links (clocks) are equipped with output driver and translator to LVPECL logic for better signal transmission quality.  
144
 
144
 
145
\midinsert
145
\midinsert
146
\picw=10cm \cinspic ./img/ML605-board.jpg
146
\picw=10cm \cinspic ./img/ML605-board.jpg
147
\caption/f FPGA ML605 development board.
147
\caption/f FPGA ML605 development board.
148
\endinsert
148
\endinsert
149
 
149
 
150
\midinsert
150
\midinsert
151
\clabel[VITA57-regions]{VITA57 board geometry}
151
\clabel[VITA57-regions]{VITA57 board geometry}
152
\picw=10cm \cinspic ./img/VITA57_regions.png
152
\picw=10cm \cinspic ./img/VITA57_regions.png
153
\caption/f Definition of VITA57 regions.
153
\caption/f Definition of VITA57 regions.
154
\endinsert
154
\endinsert
155
 
155
 
156
Several SATA connectors and two miniSAS connectors are populated on this board.  This set of connectors allows a connection of any number of ADC modules within the range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors, while other supporting signals should be routed directly to SATA connectors on adapter. 
156
Several SATA connectors and two miniSAS connectors are populated on this board.  This set of connectors allows a connection of any number of ADC modules within the range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors, while other supporting signals should be routed directly to SATA connectors on adapter. 
157
 
157
 
158
Signal configuration used in our trial design is described in the following tables. 
158
Signal configuration used in our trial design is described in the following tables. 
159
 
159
 
160
 
160
 
161
\secc Output data format
161
\secc Output data format
162
 
162
 
163
\midinsert
163
\midinsert
164
\ctable {clllllllll}{
164
\ctable {clllllllll}{
165
\hfil
165
\hfil
166
 & \multispan9 \hfil 160bit packet \hfil \crl \tskip4pt
166
 & \multispan9 \hfil 160bit packet \hfil \crl \tskip4pt
167
Data name &  FRAME  & \multispan2 \hfil ADC1 CH1 \hfil & \multispan2 \hfil ADC1 CH2 \hfil & \multispan2  \hfil ADC2 CH1 \hfil & \multispan2 \hfil ADC2 CH2 \hfil  \cr
167
Data name &  FRAME  & \multispan2 \hfil ADC1 CH1 \hfil & \multispan2 \hfil ADC1 CH2 \hfil & \multispan2  \hfil ADC2 CH1 \hfil & \multispan2 \hfil ADC2 CH2 \hfil  \cr
168
Data type & uint32 & int16 & int16 & int16 & int16 & int16 & int16 & int16 & int16 \cr
168
Data type & uint32 & int16 & int16 & int16 & int16 & int16 & int16 & int16 & int16 \cr
169
Content & saw signal & $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ \cr
169
Content & saw signal & $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ \cr
170
}
170
}
171
\caption/t System device "/dev/xillybus_data2_r" data format
171
\caption/t System device "/dev/xillybus_data2_r" data format
172
\endinsert
172
\endinsert
173
 
173
 
174
\sec Achieved parameters
174
\sec Achieved parameters
175
 
175
 
176
\secc Data reading and recording 
176
\secc Data reading and recording 
177
 
177
 
178
We use Gnuradio software to read the data stream from the ADC drive. Gnuradio suite consist of gnuradio-companion which is a graphical tool for creating signal-flow graphs and generating flow-graph source code. This tool was used to create a basic RAW data grabber to record and interactively view the data stream output from ADC modules. 
178
We use Gnuradio software to read the data stream from the ADC drive. Gnuradio suite consist of gnuradio-companion which is a graphical tool for creating signal-flow graphs and generating flow-graph source code. This tool was used to create a basic RAW data grabber to record and interactively view the data stream output from ADC modules. 
179
 
179
 
180
\midinsert
180
\midinsert
181
\picw=15cm \cinspic ./img/screenshots/Grabber.grc.png
181
\picw=15cm \cinspic ./img/screenshots/Grabber.grc.png
182
\caption/f An ADC recorder flow graph created in gnuradio-companion.
182
\caption/f An ADC recorder flow graph created in gnuradio-companion.
183
\endinsert
183
\endinsert
184
 
184
 
185
\midinsert
185
\midinsert
186
\picw=15cm \cinspic ./img/screenshots/Grabber_running.png
186
\picw=15cm \cinspic ./img/screenshots/Grabber_running.png
187
\caption/f User interface window of a running ADC grabber.
187
\caption/f User interface window of a running ADC grabber.
188
\endinsert
188
\endinsert
189
 
189
 
190
Interactive grabber viewer user interface shows live oscilloscope-like time-value display for all data channels and live time-frequency scrolling display (a waterfall view) for displaying the frequency components of the grabbed signal. 
190
Interactive grabber viewer user interface shows live oscilloscope-like time-value display for all data channels and live time-frequency scrolling display (a waterfall view) for displaying the frequency components of the grabbed signal. 
191
 
191
 
192
\secc ADC module parameters
192
\secc ADC module parameters
193
 
193
 
194
Two pieces of ADC modules were completed and tested. The first piece, labeled ADC1, has LTC21190
194
Two pieces of ADC modules were completed and tested. The first piece, labeled ADC1, has LTC21190
195
ADC chip populated with LT660015 front-end operational amplifier. It also has a 1kOhm resistors populated on inputs which gives it an ability of an internal attenuation of input signal. The value of this attenuation $A$ is described by the following formula 
195
ADC chip populated with LT660015 front-end operational amplifier. It also has a 1kOhm resistors populated on inputs which gives it an ability of an internal attenuation of input signal. The value of this attenuation $A$ is described by the following formula 
196
 
196
 
197
$$
197
$$
198
A = {1580 \times R_1 \over R_1 + R_2}
198
A = {1580 \times R_1 \over R_1 + R_2}
199
$$
199
$$
200
 
200
 
201
\midinsert
201
\midinsert
202
\picw=15cm \cinspic ./img/screenshots/ADC1_CH2_FFT.png
202
\picw=15cm \cinspic ./img/screenshots/ADC1_CH2_FFT.png
203
\caption/f Sine signal from ADC1 module with LTC21190 and LT6600-5 devices.
203
\caption/f Sine signal from ADC1 module with LTC21190 and LT6600-5 devices.
204
\endinsert
204
\endinsert
205
 
205
 
206
 
206
 
207
ADC1 CH1  maximal input 705.7 mV
207
ADC1 CH1  maximal input 705.7 mV
208
 
208
 
209
 
209
 
210
\midinsert
210
\midinsert
211
\picw=15cm \cinspic ./img/screenshots/ADC1_CH2_FFT.png
211
\picw=15cm \cinspic ./img/screenshots/ADC1_CH2_FFT.png
212
\caption/f Sine signal from ADC1 module with LTC21190 and LT6600-5 devices.
212
\caption/f Sine signal from ADC1 module with LTC21190 and LT6600-5 devices.
213
\endinsert
213
\endinsert
214
 
214
 
215
LTC2271
215
LTC2271
216
6600125
216
6600125
217
1k
217
1k
218
ADC2 CH1 maximal input 380 mV
218
ADC2 CH1 maximal input 380 mV
219
 
219
 
220
 
220
 
221
$$
221
$$
222
D.R. = N * b * 
222
D.R. = N * b * 
223
$$
223
$$
224
 
224
 
225
Where is 
225
Where is 
226
\begitems
226
\begitems
227
  * N - number of receivers
227
  * N - number of receivers
228
  * Mi
228
  * Mi
229
\enditems
229
\enditems
230
 
230
 
231
 
231
 
232
 
232
 
233
\chap Example of usage
233
\chap Example of usage
234
 
234
 
235
%\sec Simple polarimeter station
235
%\sec Simple polarimeter station
236
    
236
    
237
\sec Basic interferometer station
237
\sec Basic interferometer station
238
 
238
 
239
For system evaluation basic interferometry station was constructed.
239
For system evaluation basic interferometry station was constructed.
240
 
240
 
241
\midinsert
241
\midinsert
242
\clabel[meteor-reflection]{Meteor reflection}
242
\clabel[meteor-reflection]{Meteor reflection}
243
\picw=10cm \cinspic ./img/screenshots/observed_meteor.png
243
\picw=10cm \cinspic ./img/screenshots/observed_meteor.png
244
\caption/f Meteor reflection received by evaluation setup.
244
\caption/f Meteor reflection received by evaluation setup.
245
\endinsert
245
\endinsert
246
 
246
 
247
\midinsert
247
\midinsert
248
\clabel[phase-phase-difference]{Phase difference}
248
\clabel[phase-phase-difference]{Phase difference}
249
\picw=10cm \cinspic ./img/screenshots/phase_difference.png
249
\picw=10cm \cinspic ./img/screenshots/phase_difference.png
250
\caption/f Demonstration of phase difference between antennas.
250
\caption/f Demonstration of phase difference between antennas.
251
\endinsert
251
\endinsert
252
 
252
 
253
 
253
 
254
\midinsert
254
\midinsert
255
\clabel[block-schematic]{Receiver block schematic}
255
\clabel[block-schematic]{Receiver block schematic}
256
\picw=10cm \cinspic ./img/Coherent_UHF_SDR_receiver.png
256
\picw=10cm \cinspic ./img/Coherent_UHF_SDR_receiver.png
257
\caption/f Complete receiver block schematic of dual antenna interferometric station.
257
\caption/f Complete receiver block schematic of dual antenna interferometric station.
258
\endinsert
258
\endinsert
259
 
259
 
260
 
260
 
261
%\sec Simple passive Doppler radar
261
%\sec Simple passive Doppler radar
262
 
262
 
263
\chap Proposed final system
263
\chap Proposed final system
264
 
264
 
265
Construction of a final system which is supposed to be employed for real radioastronomy observations will be described. This chapter is mainly a theoretical analysis of data handling systems. Realisation of these ideas might be possible as a part of our future development after we fully evaluate and test the current trial design. 
265
Construction of a final system which is supposed to be employed for real radioastronomy observations will be described. This chapter is mainly a theoretical analysis of data handling systems. Realisation of these ideas might be possible as a part of our future development after we fully evaluate and test the current trial design. 
266
 
266
 
267
\sec Custom design of FPGA board
267
\sec Custom design of FPGA board
268
 
268
 
269
In the beginning of the project, a custom design of FPGA interface board had been considered. This FPGA board should include PCI express interface and should sell at lower price than trial design. It should be compatible with MLAB which is further backward compatible with the existing or improved design of ADC modules. For a connection of this board to another adapter board with PCIe we expect a use of a host interface. 
269
In the beginning of the project, a custom design of FPGA interface board had been considered. This FPGA board should include PCI express interface and should sell at lower price than trial design. It should be compatible with MLAB which is further backward compatible with the existing or improved design of ADC modules. For a connection of this board to another adapter board with PCIe we expect a use of a host interface. 
270
Thunderbolt technology standard was expected to be used in this PC to PCIe -> FPGA module. Thunderbolt chips are currently available on the market for reasonable prices. However, a problem lies in the accessibility to their specifications, as they are only available for licensed users and Intel has a mass market oriented licensing policy, that makes this technology inaccessible for low quantity production. As a consequence, an external PCI Express cabling and expansion slots should be considered as a better solution. 
270
Thunderbolt technology standard was expected to be used in this PC to PCIe -> FPGA module. Thunderbolt chips are currently available on the market for reasonable prices. However, a problem lies in the accessibility to their specifications, as they are only available for licensed users and Intel has a mass market oriented licensing policy, that makes this technology inaccessible for low quantity production. As a consequence, an external PCI Express cabling and expansion slots should be considered as a better solution. 
271
 
271
 
272
However, these systems and cables are still very expensive. Take (http://www.opalkelly.com/products/xem6110/) as an example, with its price tag reaching 995 USD at time of writing of thesis.
272
However, these systems and cables are still very expensive. Take (http://www.opalkelly.com/products/xem6110/) as an example, with its price tag reaching 995 USD at time of writing of thesis.
273
Therefore, a better solution probably needs to be found.
273
Therefore, a better solution probably needs to be found.
274
 
274
 
275
\sec Parralella board computer
275
\sec Parralella board computer
276
 
276
 
277
%Parallella is gon
277
%Parallella is gon
278
 
278
 
279
\sec GPU based computational system 
279
\sec GPU based computational system 
280
 
280
 
281
A new GPU development board NVIDIA K1, shown in the following picture \ref[img-NVIDIA-K1], has recently been released. These boards are intended to be used in fields including computer vision, robotics, medicine, security or automotive industry. They have ideal parameters for signal processing for a relatively low price of 192 USD.  Unfortunately, they are currently only in pre-order release stage (in April 2014). 
281
A new GPU development board NVIDIA K1, shown in the following picture \ref[img-NVIDIA-K1], has recently been released. These boards are intended to be used in fields including computer vision, robotics, medicine, security or automotive industry. They have ideal parameters for signal processing for a relatively low price of 192 USD.  Unfortunately, they are currently only in pre-order release stage (in April 2014). 
282
 
282
 
283
\midinsert
283
\midinsert
284
\clabel[img-NVIDIA-K1]{NVIDIA Jetson TK1 Development Kit}
284
\clabel[img-NVIDIA-K1]{NVIDIA Jetson TK1 Development Kit}
285
\picw=15cm \cinspic ./img/Jetson_TK1_575px.jpg
285
\picw=15cm \cinspic ./img/Jetson_TK1_575px.jpg
286
\caption/f The NVIDIA Jetson TK1 Development Kit \url{https://developer.nvidia.com/jetson-tk1}.
286
\caption/f The NVIDIA Jetson TK1 Development Kit \url{https://developer.nvidia.com/jetson-tk1}.
287
\endinsert
287
\endinsert
288
 
288