Subversion Repositories svnkaklik

Rev

Rev 1122 | Rev 1124 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log

Rev 1122 Rev 1123
1
\chap Trial design
1
\chap Trial design
2
 
2
 
3
The whole design of radioastronomy receiver digitalization unit is constructed to be used in a wide range of applications and tasks related to digitalization of signal from radioastronomy receivers. A good illustrating problem for its use is a signal digitalisation from multiple antenna arrays. This design will eventually become a part of MLAB Advanced Radio Astronomy System. 
3
The whole design of radioastronomy receiver digitalization unit is constructed to be used in a wide range of applications and tasks related to digitalization of signal from radioastronomy receivers. A good illustrating problem for its use is a signal digitalisation from multiple antenna arrays. This design will eventually become a part of MLAB Advanced Radio Astronomy System. 
4
 
4
 
5
\sec Required parameters
5
\sec Required parameters
6
 
6
 
7
Wide dynamical range and high IP3 are desired. The receiver must accept wide dynamic signals because a typical radioastronomical signal has a form of a weak signal covered by a strong man-made noise.    
7
Wide dynamical range and high IP3 are desired. The receiver must accept wide dynamic signals because a typical radioastronomical signal has a form of a weak signal covered by a strong man-made noise.    
8
 
8
 
9
Summary of main required parameters follows 
9
Summary of main required parameters follows 
10
 
10
 
11
\begitems
11
\begitems
12
  * Dynamical range better than 80 dB
12
  * Dynamical range better than 80 dB
13
  * Phase stability between channels 
13
  * Phase stability between channels 
14
  * Noise (all types)
14
  * Noise (all types)
15
  * Sampling jitter better than 100 metres
15
  * Sampling jitter better than 100 metres
16
  * Support for any number of receivers in range 1 to 8
16
  * Support for any number of receivers in range 1 to 8
17
\enditems
17
\enditems
18
 
18
 
19
\sec Sampling frequency
19
\sec Sampling frequency
20
 
20
 
21
Sampling frequency is limited by the technical constrains in the trial design. This parameter is especially limited by the sampling frequencies of analog-to-digital conversion chips available on the market and interface bandwidth. Combination of the required parameters -- dynamic range requiring at least 16bit and a minimum sampling frequency of 1$\ $MSPS leads to need of high end ADC chips which does not support such low sampling frequencies at all. Their minimum sampling frequency is 5$\ $MSPS.
21
Sampling frequency is limited by the technical constrains in the trial design. This parameter is especially limited by the sampling frequencies of analog-to-digital conversion chips available on the market and interface bandwidth. Combination of the required parameters -- dynamic range requiring at least 16bit and a minimum sampling frequency of 1$\ $MSPS leads to need of high end ADC chips which does not support such low sampling frequencies at all. Their minimum sampling frequency is 5$\ $MSPS.
22
 
22
 
23
We calculate minimum data bandwidth data rate for eight receivers, 2 bytes per sample and 5$\ $MSPS as $8 \cdot 2 \cdot 5\cdot 10^6 = 80\ $MB/s. Such data rate is at the limit of real writing speed o classical HDD and it is almost double of real bandwidth of USB 2.0 interface. 
23
We calculate minimum data bandwidth data rate for eight receivers, 2 bytes per sample and 5$\ $MSPS as $8 \cdot 2 \cdot 5\cdot 10^6 = 80\ $MB/s. Such data rate is at the limit of real writing speed o classical HDD and it is almost double of real bandwidth of USB 2.0 interface. 
24
 
24
 
25
 
25
 
26
\sec System scalability
26
\sec System scalability
27
 
27
 
28
For analogue channels scalability, special parameters of ADC modules are required. Ideally, there should be a separate output for each analogue channel in ADC module. ADC module must also have separate outputs for frames and data output clocks. These parameters allow for conduction at relatively low digital data rates. As a result, the digital signal can be conducted even through long wires. 
28
For analogue channels scalability, special parameters of ADC modules are required. Ideally, there should be a separate output for each analogue channel in ADC module. ADC module must also have separate outputs for frames and data output clocks. These parameters allow for conduction at relatively low digital data rates. As a result, the digital signal can be conducted even through long wires. 
29
 
29
 
30
Clock signal will be handled distinctively in our scalable design. Selected ADC chip are guaranteed to have defined clock skew between sampling and data output clock. This allows taking data and frame clocks from the first ADC module only. The rest of the data and frame clocks from other ADC modules can be measured for diagnostic purposes (failure detection, jitter measurement etc.). If more robustness is required from designs DCO and FR signal may be collected from other modules and routed through an voting logic which will correct possible signal defects.  
30
Clock signal will be handled distinctively in our scalable design. Selected ADC chip are guaranteed to have defined clock skew between sampling and data output clock. This allows taking data and frame clocks from the first ADC module only. The rest of the data and frame clocks from other ADC modules can be measured for diagnostic purposes (failure detection, jitter measurement etc.). If more robustness is required from designs DCO and FR signal may be collected from other modules and routed through an voting logic which will correct possible signal defects.  
31
 
31
 
32
This system concept allows for scalability, that is technically limited by a number of differential signals on host side and its computational power.  There is another advantage of scalable data acquisition system -- an economic one. Observatories or end users can make a choice of how much money are they willing to spent on radioastronomy receiver system. This freedom of choice is especially useful for science sites without previous experience in radioastronomy observations.     
32
This system concept allows for scalability, that is technically limited by a number of differential signals on host side and its computational power.  There is another advantage of scalable data acquisition system -- an economic one. Observatories or end users can make a choice of how much money are they willing to spent on radioastronomy receiver system. This freedom of choice is especially useful for science sites without previous experience in radioastronomy observations.     
33
 
33
 
34
\secc Differential signaling 
34
\secc Differential signaling 
35
 
35
 
36
The concept of scalable design requires relatively long circuit traces between ADC and digital unit which captures the data and performs the computations. The long distance between the digital processing unit and the analog-to-digital conversion unit has an advantage in noise retention typically produced by digital circuits. Those digital circuits, such as FPGA or other flip-flops block and circuit traces, usually work at high frequencies and emit wide-band noise with relatively low power. In such cases any increase in a distance between the noise source and analog signal source increase S/N significantly. However, at the same time a long distance brings problems with the digital signal transmission between ADC and computational unit. This obstacle should be resolved more easily in free-space than on board routing. The high-quality differential signalling shielded cables should be used. This technology has two advantages over PCB signal routing. First, it can use twisted pair of wires for leak inductance suppression in signal path and second, the twisted pair may additionally be shielded by uninterrupted metal foil.              
36
The concept of scalable design requires relatively long circuit traces between ADC and digital unit which captures the data and performs the computations. The long distance between the digital processing unit and the analog-to-digital conversion unit has an advantage in noise retention typically produced by digital circuits. Those digital circuits, such as FPGA or other flip-flops block and circuit traces, usually work at high frequencies and emit wide-band noise with relatively low power. In such cases any increase in a distance between the noise source and analog signal source increase S/N significantly. However, at the same time a long distance brings problems with the digital signal transmission between ADC and computational unit. This obstacle should be resolved more easily in free-space than on board routing. The high-quality differential signalling shielded cables should be used. This technology has two advantages over PCB signal routing. First, it can use twisted pair of wires for leak inductance suppression in signal path and second, the twisted pair may additionally be shielded by uninterrupted metal foil.              
37
 
37
 
38
\secc Phase matching
38
\secc Phase matching
39
 
39
 
40
For multiple antenna radioastronomy projects, system phase stability is a mandatory condition. It allows precise high resolution imaging of objects. 
40
For multiple antenna radioastronomy projects, system phase stability is a mandatory condition. It allows precise high resolution imaging of objects. 
41
 
41
 
42
High phase stability in our scalable design is achieved through centralized frequency generation  and distribution with multi-output LVPECL hubs, that have equiphased outputs for multiple devices. LVPECL logic is used on every system critical clock signal distribution hub. LVPECL logic has advantage over LVDS in signal integrity robustness. LVPECL uses higher logical levels and higher signalling currents. Consumption currents of LVPECL logic are near constant over operating frequency range due to use of bipolar transistor this minimises voltage glitches which are typical for CMOS logic. One drawbacks of that parameters is high power consumption of LVPECL logic. 
42
High phase stability in our scalable design is achieved through centralized frequency generation  and distribution with multi-output LVPECL hubs, that have equiphased outputs for multiple devices. LVPECL logic is used on every system critical clock signal distribution hub. LVPECL logic has advantage over LVDS in signal integrity robustness. LVPECL uses higher logical levels and higher signalling currents. Consumption currents of LVPECL logic are near constant over operating frequency range due to use of bipolar transistor this minimises voltage glitches which are typical for CMOS logic. One drawbacks of that parameters is high power consumption of LVPECL logic. 
43
 
43
 
44
This design ensures that all devices have access to the defined phase and known frequency.     
44
This design ensures that all devices have access to the defined phase and known frequency.     
45
 
45
 
46
 
46
 
47
\sec System description
47
\sec System description
48
 
48
 
49
In this section testing system will be described.
49
In this section testing system will be described.
50
 
50
 
51
\secc Frequency synthesis       
51
\secc Frequency synthesis       
52
 
52
 
53
We have used a centralized topology as a basis for frequency synthesis. One precise high-frequency and low-jitter digital oscillator has been used \cite[MLAB-GPSDO], while other working frequencies have been derived from it by the division of its signal. This central oscillator has a software defined GPS disciplined control loop for frequency stabilization.\fnote{SDGPSDO design has been developed in parallel to this diploma thesis as a related project, but it is not explicitly required by the diploma thesis.}
53
We have used a centralized topology as a basis for frequency synthesis. One precise high-frequency and low-jitter digital oscillator has been used \cite[MLAB-GPSDO], while other working frequencies have been derived from it by the division of its signal. This central oscillator has a software defined GPS disciplined control loop for frequency stabilization.\fnote{SDGPSDO design has been developed in parallel to this diploma thesis as a related project, but it is not explicitly required by the diploma thesis.}
54
We have used methods of frequency monitoring compensation in order to meet modern requirements on radioastronomy equipment which needs precise frequency and phase stability over a wide scale for effective radioastronomy imaging. 
54
We have used methods of frequency monitoring compensation in order to meet modern requirements on radioastronomy equipment which needs precise frequency and phase stability over a wide scale for effective radioastronomy imaging. 
55
 
55
 
56
GPSDO device consists the Si570 chip with LVPECL output. Phase jitter of GPSDO is determined mainly by Si570 phase noise. Parameters of used Si570 from source \cite[si570-chip] are summarized in table \ref[LO-noise].
56
GPSDO device consists the Si570 chip with LVPECL output. Phase jitter of GPSDO is determined mainly by Si570 phase noise. Parameters of used Si570 from source \cite[si570-chip] are summarized in table \ref[LO-noise].
57
 
57
 
58
 
58
 
59
\midinsert \clabel[LO-noise]{Available ADC types}
59
\midinsert \clabel[LO-noise]{Available ADC types}
60
\ctable{lcc}{
60
\ctable{lcc}{
61
	&	 \multispan2 \hfil Phase Noise [dBc/Hz] \hfil 		\cr
61
	&	 \multispan2 \hfil Phase Noise [dBc/Hz] \hfil 		\cr
62
Offset Frequency	&	$F_{out}$ 156.25 MHz	& $F_{out}$ 622.08 MHz \cr
62
Offset Frequency	&	$F_{out}$ 156.25 MHz	& $F_{out}$ 622.08 MHz \cr
63
100 [Hz]	&	–105	&	–97 \cr
63
100 [Hz]	&	–105	&	–97 \cr
64
1 [kHz]	&	–122	&	–107 \cr
64
1 [kHz]	&	–122	&	–107 \cr
65
10 [kHz]	&	–128	&	–116 \cr
65
10 [kHz]	&	–128	&	–116 \cr
66
100 [kHz]	&	–135	&	–121 \cr
66
100 [kHz]	&	–135	&	–121 \cr
67
1 [MHz]	&	–144	&	–134 \cr
67
1 [MHz]	&	–144	&	–134 \cr
68
10 [MHz]	&	–147	&	–146 \cr
68
10 [MHz]	&	–147	&	–146 \cr
69
100 [MHz]	&	n/a	&	–148 \cr
69
100 [MHz]	&	n/a	&	–148 \cr
70
}
70
}
71
\caption/t The summary of available ADC types and theirs characteristics. 
71
\caption/t The summary of available ADC types and theirs characteristics. 
72
\endinsert
72
\endinsert
73
 
73
 
74
Every ADC module will be directly connected to CLKHUB02A module which takes sampling clock signal delivered by FPGA from main local oscillator.  This signal should use high quality differential signaling cable -- we should use SATA cable for this purpose. FPGA may slightly affect clock signal quality by additive noise, but has negligible effect in application where developed system will be used.
74
Every ADC module will be directly connected to CLKHUB02A module which takes sampling clock signal delivered by FPGA from main local oscillator.  This signal should use high quality differential signaling cable -- we should use SATA cable for this purpose. FPGA may slightly affect clock signal quality by additive noise, but has negligible effect in application where developed system will be used.
75
 
75
 
76
GPSDO design included in data acquisition system has special feature -- generates time marks for precise time-stamping of received signal. Timestamps are created by disabling of local oscillator for 100 us as result rectangle click in input signal is created which appears as horizontal line in spectrogram.   
76
GPSDO design included in data acquisition system has special feature -- generates time marks for precise time-stamping of received signal. Timestamps are created by disabling of local oscillator for 100 us as result rectangle click in input signal is created which appears as horizontal line in spectrogram.   
77
Timestamps should be seen in image \ref[meteor-reflection] (above and below meteor reflection).
77
Timestamps should be seen in image \ref[meteor-reflection] (above and below meteor reflection).
78
 
78
 
79
Time-marking should be improved in future by digitalization  of GPS signal received by antenna on observational station. GPS signal can be then directly sampled by dedicated receiver an separate ADC module. Datafile then consists samples from channels of radio-astronomy receivers along with GPS signal containing precise time information. 
79
Time-marking should be improved in future by digitalization  of GPS signal received by antenna on observational station. GPS signal can be then directly sampled by dedicated receiver an separate ADC module. Datafile then consists samples from channels of radio-astronomy receivers along with GPS signal containing precise time information. 
80
 
80
 
81
\secc Signal cable connectors 
81
\secc Signal cable connectors 
82
 
82
 
83
Several widely used and commercially easily accessible differential connectors were considered to be use in our design. 
83
Several widely used and commercially easily accessible differential connectors were considered to be use in our design. 
84
 
84
 
85
\begitems
85
\begitems
86
* HDMI % [[http://en.wikipedia.org/wiki/Hdmi|HDMI]]</del>
86
* HDMI % [[http://en.wikipedia.org/wiki/Hdmi|HDMI]]</del>
87
* SATA  		%{http://en.wikipedia.org/wiki/Serial_attached_SCSI#Connectors|SAS]]/[[http://en.wikipedia.org/wiki/Serial_ATA|SATA]]
87
* SATA  		%{http://en.wikipedia.org/wiki/Serial_attached_SCSI#Connectors|SAS]]/[[http://en.wikipedia.org/wiki/Serial_ATA|SATA]]
88
* DisplayPort 		%[[http://en.wikipedia.org/wiki/Display_port|DisplayPort]]</del>
88
* DisplayPort 		%[[http://en.wikipedia.org/wiki/Display_port|DisplayPort]]</del>
89
* SAS/miniSAS
89
* SAS/miniSAS
90
\enditems
90
\enditems
91
 
91
 
92
At the end, MiniSAS connector was chosen as the best option to be used in connecting together multiple ADC modules. It is compatible with existing SATA cabling systems and aggregates multiple SATA cables to a single connector. It can be seen on the following picture \ref[img-miniSAS-cable]. A transition between SATA and miniSAS is achieved by SAS to SATA adapter cable which is commonly used in servers to connect SAS controller to multiple SATA hard disc in RAID systems and thus is commercially easily available. 
92
At the end, MiniSAS connector was chosen as the best option to be used in connecting together multiple ADC modules. It is compatible with existing SATA cabling systems and aggregates multiple SATA cables to a single connector. It can be seen on the following picture \ref[img-miniSAS-cable]. A transition between SATA and miniSAS is achieved by SAS to SATA adapter cable which is commonly used in servers to connect SAS controller to multiple SATA hard disc in RAID systems and thus is commercially easily available. 
93
The main drawback of miniSAS PCB connectors lies in the fact, that they are manufactured in SMT versions only. The outer metal housing of connector is designed to be mounted using a standard through-hole mounting scheme, a design that unfortunately decreases the durability of the connector. 
93
The main drawback of miniSAS PCB connectors lies in the fact, that they are manufactured in SMT versions only. The outer metal housing of connector is designed to be mounted using a standard through-hole mounting scheme, a design that unfortunately decreases the durability of the connector. 
94
 
94
 
95
 
95
 
96
\midinsert
96
\midinsert
97
\clabel[img-miniSAS-cable]{Used miniSAS cable}
97
\clabel[img-miniSAS-cable]{Used miniSAS cable}
98
\picw=5cm \cinspic ./img/miniSAS_SATA_cable.jpg
98
\picw=5cm \cinspic ./img/miniSAS_SATA_cable.jpg
99
\caption/f An example of miniSAS cable similar to used.
99
\caption/f An example of miniSAS cable similar to used.
100
\endinsert
100
\endinsert
101
 
101
 
102
\secc Signal integrity requirements
102
\secc Signal integrity requirements
103
\label[diff-signaling]
103
\label[diff-signaling]
104
 
104
 
105
We use ADC modules that have DATA clock frequency eight times higher than sampling frequency in single line output mode, implying a 40 MHz output bit rate. This imply $ 1/4 \cdot 10^7 = 25\ $ns time length of data bit, which is equivalent to 7.5m light path in free space. If we use copper PCB with FR4 substrate layer or coaxial/twinax cable, we could obtain velocity factor of 0.66 at worst condition. Then the light path for the same bit rate $t_s$ will be 4.95 m. Although we do not have any cables in system with comparable lengths, worst data bit skew described by data sheets of used components is $0.3 \cdot t_s$, which is 1.485 m. Therefore length matching is not critical in our current design operated on lowest sampling speed. Length matching becomes critical in future version with higher sampling rates, then cable length must be matched. However SATA cabling technology is prepared for that case and matched SATA cables are standard merchandise. 
105
We use ADC modules that have DATA clock frequency eight times higher than sampling frequency in single line output mode, implying a 40 MHz output bit rate. This imply $ 1/4 \cdot 10^7 = 25\ $ns time length of data bit, which is equivalent to 7.5m light path in free space. If we use copper PCB with FR4 substrate layer or coaxial/twinax cable, we could obtain velocity factor of 0.66 at worst condition. Then the light path for the same bit rate $t_s$ will be 4.95 m. Although we do not have any cables in system with comparable lengths, worst data bit skew described by data sheets of used components is $0.3 \cdot t_s$, which is 1.485 m. Therefore length matching is not critical in our current design operated on lowest sampling speed. Length matching becomes critical in future version with higher sampling rates, then cable length must be matched. However SATA cabling technology is prepared for that case and matched SATA cables are standard merchandise. 
106
 
106
 
107
\secc ADC modules design
107
\secc ADC modules design
108
 
108
 
109
 
109
 
110
\secc ADC selection
110
\secc ADC selection
111
 
111
 
112
There exist several ADC signaling formats currently used in communication with FPGA. 
112
There exist several ADC signaling formats currently used in communication with FPGA. 
113
 
113
 
114
\begitems
114
\begitems
115
  * DDR LVDS
115
  * DDR LVDS
116
  * JEDEC 204B
116
  * JEDEC 204B
117
  * JESD204A
117
  * JESD204A
118
  * Paralel LVDS
118
  * Paralel LVDS
119
  * Serdes
119
  * Serdes
120
  * serial LVDS
120
  * serial LVDS
121
\enditems
121
\enditems
122
 
122
 
123
Because it uses the smallest number of differential pairs, the choice fell on the serial LVDS format. Small number of differential pairs is an important parameter determining the construction complexity and reliability\cite[serial-lvds]. 
123
Because it uses the smallest number of differential pairs, the choice fell on the serial LVDS format. Small number of differential pairs is an important parameter determining the construction complexity and reliability\cite[serial-lvds]. 
124
 
124
 
125
An ultrasound AFE chip seems to be ideal for this purpose -- the chip has integrated both front-end amplifiers and filters. It has a drawback though - it is incapable of handling differential input signal and has a relatively low dynamic range (as it consists only of 12bit ADC). Because this IO has many ADC channels the scaling is possible only by a factor of 4 receivers (making 8 analogue channels).
125
An ultrasound AFE chip seems to be ideal for this purpose -- the chip has integrated both front-end amplifiers and filters. It has a drawback though - it is incapable of handling differential input signal and has a relatively low dynamic range (as it consists only of 12bit ADC). Because this IO has many ADC channels the scaling is possible only by a factor of 4 receivers (making 8 analogue channels).
126
 
126
 
127
If we require a separate output for every analogue channel and a 16bit depth we find that there are only a few 2-Channel simultaneous sampling ADCs currently existing which meet these requirements.  We have summarized the ADCs in the following table \ref[ADC-type] 
127
If we require a separate output for every analogue channel and a 16bit depth we find that there are only a few 2-Channel simultaneous sampling ADCs currently existing which meet these requirements.  We have summarized the ADCs in the following table \ref[ADC-type] 
128
 
128
 
129
\midinsert \clabel[ADC-types]{Available ADC types}
129
\midinsert \clabel[ADC-types]{Available ADC types}
130
\ctable{lccccccc}{
130
\ctable{lccccccc}{
131
\hfil ADC Type & LTC2271 & LTC2190 & LTC2191 & LTC2192 & LTC2193 & LTC2194 & LTC2195 \cr
131
\hfil ADC Type & LTC2271 & LTC2190 & LTC2191 & LTC2192 & LTC2193 & LTC2194 & LTC2195 \cr
132
SNR [dB] & 84.1 & 77 & 77 & 77 & 76.8 & 76.8 & 76.8 \cr
132
SNR [dB] & 84.1 & 77 & 77 & 77 & 76.8 & 76.8 & 76.8 \cr
133
SFDR [dB] & 99 & 90 & 90 & 90 & 90 & 90 & 90 \cr
133
SFDR [dB] & 99 & 90 & 90 & 90 & 90 & 90 & 90 \cr
134
S/H Bandwidth [MHz] & 200 & \multispan6 550 \cr
134
S/H Bandwidth [MHz] & 200 & \multispan6 550 \cr
135
Sampling rate [MSPS] & 20 & 25 & 40 & 65 & 80 &  105 & 125 \cr
135
Sampling rate [MSPS] & 20 & 25 & 40 & 65 & 80 &  105 & 125 \cr
136
Configuration & \multispan7 SPI \cr
136
Configuration & \multispan7 SPI \cr
137
Package & \multispan7 52-Lead (7mm $×$ 8mm) QFN \cr
137
Package & \multispan7 52-Lead (7mm $\times$ 8mm) QFN \cr
138
}
138
}
139
\caption/t The summary of available ADC types and theirs characteristics. 
139
\caption/t The summary of available ADC types and theirs characteristics. 
140
\endinsert
140
\endinsert
141
 
141
 
142
All parts in this category are compatible with one board layout. Main differences lay in the sampling frequency and signal to noise ratio, with the slowest having a maximum sampling frequency of 20 MHz. However all of them have a minimal sampling frequency of 5 MSPS and all are configurable over a serial interface (SPI). SPI seems to be a standard interface used in high-end ADC chips made by the largest manufacturers (Analog Devices, Linear technology, Texas instruments, Maxim integrated..). 
142
All parts in this category are compatible with one board layout. Main differences lay in the sampling frequency and signal to noise ratio, with the slowest having a maximum sampling frequency of 20 MHz. However all of them have a minimal sampling frequency of 5 MSPS and all are configurable over a serial interface (SPI). SPI seems to be a standard interface used in high-end ADC chips made by the largest manufacturers (Analog Devices, Linear technology, Texas instruments, Maxim integrated..). 
143
 
143
 
144
 
144
 
145
 
145
 
146
The ADC modules have a standard MLAB construction scheme with four mounting holes in corners aligned in defined raster. 
146
The ADC modules have a standard MLAB construction scheme with four mounting holes in corners aligned in defined raster. 
147
 
147
 
148
Data serial data outputs of ADC modules should be connected directly to FPGAs for the basic primary signal processing. The ADC chip used in the modules has a selectable bit width of data output bus and thus the output SATA connectors have signals arranged to contain a single bit from every ADC channel.  This creates a signal concept enabling a selection of a proper bus bit-width according to the sampling rate (higher bus bit-width downgrades signalling speed and vice versa.)
148
Data serial data outputs of ADC modules should be connected directly to FPGAs for the basic primary signal processing. The ADC chip used in the modules has a selectable bit width of data output bus and thus the output SATA connectors have signals arranged to contain a single bit from every ADC channel.  This creates a signal concept enabling a selection of a proper bus bit-width according to the sampling rate (higher bus bit-width downgrades signalling speed and vice versa.)
149
 
149
 
150
In order to connect the above mentioned signalling layout, miniSAS to multiple SATA cable should be used.  
150
In order to connect the above mentioned signalling layout, miniSAS to multiple SATA cable should be used.  
151
 
151
 
152
A KiCAD design suite had been chosen for PCB layout. However, the version is, despite having integrated CERN Push \& Shove routing capability, slightly unstable as it sometimes crushes due to an exception during routing. On the basis of these stability issues, the design had to be saved quite often. On the other hand, compared to commercially available solutions, such as MentorGraphics PADS or Cadence Orcad,  the Open-source KiCAD provides an acceptable option and it easily surpasses a widely used Eagle software.
152
A KiCAD design suite had been chosen for PCB layout. However, the version is, despite having integrated CERN Push \& Shove routing capability, slightly unstable as it sometimes crushes due to an exception during routing. On the basis of these stability issues, the design had to be saved quite often. On the other hand, compared to commercially available solutions, such as MentorGraphics PADS or Cadence Orcad,  the Open-source KiCAD provides an acceptable option and it easily surpasses a widely used Eagle software.
153
 
153
 
154
As a part of work on the thesis, new PCB footprints for FMC, SATA a and miniSAS connectors have been designed and were committed to KiCAD github library repository. They are now publicly available on the official KiCAD repository at GitHub.  
154
As a part of work on the thesis, new PCB footprints for FMC, SATA a and miniSAS connectors have been designed and were committed to KiCAD github library repository. They are now publicly available on the official KiCAD repository at GitHub.  
155
 
155
 
156
 
156
 
157
ADCdual01A module has several digital data output formats. Difference between these modes lays in the number of differential pairs used
157
ADCdual01A module has several digital data output formats. Difference between these modes lays in the number of differential pairs used
158
 
158
 
159
\begitems
159
\begitems
160
    * 1-lane mode
160
    * 1-lane mode
161
    * 2-lane mode
161
    * 2-lane mode
162
    * 4-lane mode
162
    * 4-lane mode
163
\enditems
163
\enditems
164
 
164
 
165
All of the above-mentioned modes are supported by the module design. For the discussed data acquisition system, the 1-lane mode was selected. 1-lane mode allows a minimal number of differential pairs between ADCdual01A and FPGA. Digital signalling scheme used in 1-lane mode is shown in the following image \ref[1-line-out]. 
165
All of the above-mentioned modes are supported by the module design. For the discussed data acquisition system, the 1-lane mode was selected. 1-lane mode allows a minimal number of differential pairs between ADCdual01A and FPGA. Digital signalling scheme used in 1-lane mode is shown in the following image \ref[1-line-out]. 
166
 
166
 
167
\midinsert
167
\midinsert
168
\clabel[1-line-out]{Single line ADC output signals}
168
\clabel[1-line-out]{Single line ADC output signals}
169
\picw=15cm \cinspic ./img/ADC_single_line_output.png
169
\picw=15cm \cinspic ./img/ADC_single_line_output.png
170
\caption/f Digital signalling schema for 1-line ADC digital output mode.
170
\caption/f Digital signalling schema for 1-line ADC digital output mode.
171
\endinsert
171
\endinsert
172
 
172
 
173
ADCdual01A parameters can be set either by jumper setup (referred to as a parallel programming  in the device's data sheet) or by SPI interface. SPI interface has been selected for our system, because of the parallel programming lack of options (test pattern output setup for example). 
173
ADCdual01A parameters can be set either by jumper setup (referred to as a parallel programming  in the device's data sheet) or by SPI interface. SPI interface has been selected for our system, because of the parallel programming lack of options (test pattern output setup for example). 
174
 
174
 
175
Complete schematic diagram of ADCdual01A module board is included in the appendix. 
175
Complete schematic diagram of ADCdual01A module board is included in the appendix. 
176
 
176
 
177
 
177
 
178
\secc ADC modules interface
178
\secc ADC modules interface
179
 
179
 
180
Both of the ADCdual01A modules were connected to FPGA ML605 board trough FMC2DIFF01A adapter board. The design of this adapter module expects the presence of FMC LPC connector and the board is, at the same time, not compatible with MLAB. It is, on the other hand, designed to meet the VITA 57 standard specifications for boards which support region 1 and region 3. VITA 57 regions are explained in the picture \ref[VITA57-regions].
180
Both of the ADCdual01A modules were connected to FPGA ML605 board trough FMC2DIFF01A adapter board. The design of this adapter module expects the presence of FMC LPC connector and the board is, at the same time, not compatible with MLAB. It is, on the other hand, designed to meet the VITA 57 standard specifications for boards which support region 1 and region 3. VITA 57 regions are explained in the picture \ref[VITA57-regions].
181
This industry standard guarantees the compatibility with other FPGA boards that have FMC LPC connectors for Mezzanine Card. Schematic diagram of designed adapter board is included in the appendix. 
181
This industry standard guarantees the compatibility with other FPGA boards that have FMC LPC connectors for Mezzanine Card. Schematic diagram of designed adapter board is included in the appendix. 
182
 
182
 
183
The primary purpose of the PCB is to enable the connection of ADC modules located outside the PC case. (In PC box analog circuits cannot be realized without the use of massive RFI mitigation techniques). 
183
The primary purpose of the PCB is to enable the connection of ADC modules located outside the PC case. (In PC box analog circuits cannot be realized without the use of massive RFI mitigation techniques). 
184
Differential signaling connectors should be used for conducting digital signal over relatively long cables. The signal integrity sensitive links (clocks) are equipped with output driver and translator to LVPECL logic for better signal transmission quality.  
184
Differential signaling connectors should be used for conducting digital signal over relatively long cables. The signal integrity sensitive links (clocks) are equipped with output driver and translator to LVPECL logic for better signal transmission quality.  
185
 
185
 
186
LVPECL level signal connectors on FMC2DIFF01A board are dedicated for clock signals. We selected  the SY55855V and SY55857L dual translators. Dual configuration in useful due to fact that SATA cable contains two differential pairs. 
186
LVPECL level signal connectors on FMC2DIFF01A board are dedicated for clock signals. We selected  the SY55855V and SY55857L dual translators. Dual configuration in useful due to fact that SATA cable contains two differential pairs. 
187
 
187
 
188
The SY55855V is a fully differential, CML/PECL/LVPECL-to-LVDS translator. It achieves LVDS signaling up to 1.5Gbps, depending on the distance and the characteristics of the media and noise coupling sources.
188
The SY55855V is a fully differential, CML/PECL/LVPECL-to-LVDS translator. It achieves LVDS signaling up to 1.5Gbps, depending on the distance and the characteristics of the media and noise coupling sources.
189
LVDS is intended to drive 50 $\Omega$ impedance transmission
189
LVDS is intended to drive 50 $\Omega$ impedance transmission
190
line media such as PCB traces, backplanes, or cables. SY55855V inputs can be terminated with a single resistor between the true and the complement pins of a given input \cite[SY55855V-chip].
190
line media such as PCB traces, backplanes, or cables. SY55855V inputs can be terminated with a single resistor between the true and the complement pins of a given input \cite[SY55855V-chip].
191
 
191
 
192
The SY55857L is a fully differential, high-speed dual translator optimized to accept any logic standard from single-ended TTL/CMOS to differential LVDS, HSTL, or CML and translate it to LVPECL. Translation is guaranteed for speeds up to 2.5Gbps (2.5GHz toggle frequency). The SY55857L does not internally terminate its inputs, as different interfacing standards have different termination requirements.
192
The SY55857L is a fully differential, high-speed dual translator optimized to accept any logic standard from single-ended TTL/CMOS to differential LVDS, HSTL, or CML and translate it to LVPECL. Translation is guaranteed for speeds up to 2.5Gbps (2.5GHz toggle frequency). The SY55857L does not internally terminate its inputs, as different interfacing standards have different termination requirements.
193
 
193
 
194
 
194
 
195
 
195
 
196
\midinsert
196
\midinsert
197
\picw=10cm \cinspic ./img/ML605-board.jpg
197
\picw=10cm \cinspic ./img/ML605-board.jpg
198
\caption/f FPGA ML605 development board.
198
\caption/f FPGA ML605 development board.
199
\endinsert
199
\endinsert
200
 
200
 
201
\midinsert
201
\midinsert
202
\clabel[VITA57-regions]{VITA57 board geometry}
202
\clabel[VITA57-regions]{VITA57 board geometry}
203
\picw=10cm \cinspic ./img/VITA57_regions.png
203
\picw=10cm \cinspic ./img/VITA57_regions.png
204
\caption/f Definition of VITA57 regions.
204
\caption/f Definition of VITA57 regions.
205
\endinsert
205
\endinsert
206
 
206
 
207
 
207
 
208
Several SATA connectors and two miniSAS connectors are populated on this board.  This set of connectors allows a connection of any number of ADC modules within the range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors, while other supporting signals should be routed directly to SATA connectors on adapter. 
208
Several SATA connectors and two miniSAS connectors are populated on this board.  This set of connectors allows a connection of any number of ADC modules within the range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors, while other supporting signals should be routed directly to SATA connectors on adapter. 
209
 
209
 
210
Lengths of differential pairs routed on PCB of the module are not matched between the pairs. Length variation of differential pairs is not critical in our design according to facts discussed in paragraph \ref[diff-signaling]. Nevertheless, signals within differential pairs themselves are matched for length. Internal signal tracing of the length matchting of differential pairs is mandatory in order to avoid a dynamic logic hazard conditions on digital signals. Thus clocks' signals are routed in the most precise way on all designed boards.
210
Lengths of differential pairs routed on PCB of the module are not matched between the pairs. Length variation of differential pairs is not critical in our design according to facts discussed in paragraph \ref[diff-signaling]. Nevertheless, signals within differential pairs themselves are matched for length. Internal signal tracing of the length matchting of differential pairs is mandatory in order to avoid a dynamic logic hazard conditions on digital signals. Thus clocks' signals are routed in the most precise way on all designed boards.
211
 
211
 
212
 
212
 
213
Signal configuration used in our trial design is described in the following tables. 
213
Signal configuration used in our trial design is described in the following tables. 
214
 
214
 
215
%% zapojeni SPI, FPGA zpatky necte konfiguraci, ale je tam na slepo nahravana.
215
%% zapojeni SPI, FPGA zpatky necte konfiguraci, ale je tam na slepo nahravana.
216
 
216
 
217
 
217
 
218
 
218
 
219
\midinsert \clabel[minisas-interface]{Grabber binary output format}
219
\midinsert \clabel[minisas-interface]{Grabber binary output format}
220
\ctable {cccc}
220
\ctable {cccc}
221
{
221
{
222
miniSAS	&	SATA pair	&	FMC signal	&	Used as	\cr
222
miniSAS	&	SATA pair	&	FMC signal	&	Used as	\cr
223
P0	&	1	&	LA03	&	 not used 	\cr
223
P0	&	1	&	LA03	&	 not used 	\cr
224
P0	&	2	&	LA04	&	 not used 	\cr
224
P0	&	2	&	LA04	&	 not used 	\cr
225
P1	&	1	&	LA08	&	 not used 	\cr
225
P1	&	1	&	LA08	&	 not used 	\cr
226
P1	&	2	&	LA07	&	 not used 	\cr
226
P1	&	2	&	LA07	&	 not used 	\cr
227
P2	&	1	&	LA16	&	ADC1  CH1 (LTC2190)	\cr
227
P2	&	1	&	LA16	&	ADC1  CH1 (LTC2190)	\cr
228
P2	&	2	&	LA11	&	ADC1  CH2 (LTC2190) 	\cr
228
P2	&	2	&	LA11	&	ADC1  CH2 (LTC2190) 	\cr
229
P3	&	1	&	LA17	&	ADC2 CH1 (LTC2271)	\cr
229
P3	&	1	&	LA17	&	ADC2 CH1 (LTC2271)	\cr
230
P3	&	2	&	LA15	&	ADC2 CH2 (LTC2271)	\cr
230
P3	&	2	&	LA15	&	ADC2 CH2 (LTC2271)	\cr
231
}
231
}
232
\caption/t miniSAS (FMC2DIFF01A J7) signal connections between modules. 
232
\caption/t miniSAS (FMC2DIFF01A J7) signal connections between modules. 
233
\endinsert
233
\endinsert
234
 
234
 
235
SPI interface is used in an unusual way in this design. SPI Data outputs from ADCs are not connected anywhere and read back is not possible, thus the configuration written to registers in ADC module cannot be validated. We have not observed any problems with this system, but it may be a possible source of failures. 
235
SPI interface is used in an unusual way in this design. SPI Data outputs from ADCs are not connected anywhere and read back is not possible, thus the configuration written to registers in ADC module cannot be validated. We have not observed any problems with this system, but it may be a possible source of failures. 
236
 
236
 
237
\midinsert \clabel[SPI-system]{Grabber binary output format}
237
\midinsert \clabel[SPI-system]{Grabber binary output format}
238
\ctable {ccc}
238
\ctable {ccc}
239
{
239
{
240
SPI connection J7	&	FMC signal	&	Connected to	\cr
240
SPI connection J7	&	FMC signal	&	Connected to	\cr
241
SAS-AUX1	 &	LA14\_N	&	SPI DOUT	\cr
241
SAS-AUX1	 &	LA14\_N	&	SPI DOUT	\cr
242
SAS-AUX2	 &	LA14\_P	&	SPI CLK	\cr
242
SAS-AUX2	 &	LA14\_P	&	SPI CLK	\cr
243
SAS-AUX3	 &	LA12\_N	&	CE ADC1	\cr
243
SAS-AUX3	 &	LA12\_N	&	CE ADC1	\cr
244
SAS-AUX4	 &	LA12\_P	&	CE ADC2	\cr
244
SAS-AUX4	 &	LA12\_P	&	CE ADC2	\cr
245
SAS-AUX5	 &	LA13\_N	&	soldered to GND	\cr
245
SAS-AUX5	 &	LA13\_N	&	soldered to GND	\cr
246
SAS-AUX6	 &	LA13\_P	&	not used	\cr
246
SAS-AUX6	 &	LA13\_P	&	not used	\cr
247
SAS-AUX7	 &	LA09\_N	&	not used	\cr
247
SAS-AUX7	 &	LA09\_N	&	not used	\cr
248
SAS-AUX8	 &	LA09\_P	&	soldered to GND	\cr
248
SAS-AUX8	 &	LA09\_P	&	soldered to GND	\cr
249
}
249
}
250
\caption/t SPI system interconnections 
250
\caption/t SPI system interconnections 
251
\endinsert
251
\endinsert
252
 
252
 
253
 
253
 
254
\midinsert \clabel[clock-interconnections]{Grabber binary output format}
254
\midinsert \clabel[clock-interconnections]{Grabber binary output format}
255
\ctable {lccc}
255
\ctable {lccc}
256
{
256
{
257
Signal	&	FMC signal	&	FMC2DIFF01A	&	ADCdual01A	\cr
257
Signal	&	FMC signal	&	FMC2DIFF01A	&	ADCdual01A	\cr
258
DCO	&	CLK1\_M2C	&	J5-1	&	J13-1	\cr
258
DCO	&	CLK1\_M2C	&	J5-1	&	J13-1	\cr
259
FR	&	LA18\_CC	&	J10-1	&	J12-1	\cr
259
FR	&	LA18\_CC	&	J10-1	&	J12-1	\cr
260
ENC	&	LA01\_CC	&	J2-1(PECL OUT)	&	J3-1	\cr
260
ENC	&	LA01\_CC	&	J2-1(PECL OUT)	&	J3-1	\cr
261
SDGPSDO01A LO	&	CLK0\_M2C	&	J3-1 (PECL IN)	&	N/A	\cr
261
SDGPSDO01A LO	&	CLK0\_M2C	&	J3-1 (PECL IN)	&	N/A	\cr
262
}
262
}
263
\caption/t Clock system interconnections 
263
\caption/t Clock system interconnections 
264
\endinsert
264
\endinsert
265
 
265
 
266
 
266
 
267
 
267
 
268
\secc FPGA function 
268
\secc FPGA function 
269
 
269
 
270
Several tasks in our design are performed by FPGA. Firstly, FPGA prepares a sampling clock for ADCdual01A modules this task is separate block in FPGA and runs asynchronously compared to other logical circuits. The second block is a SPI configuration module, which sends the content of configuration registers to the ADC modules after opening of Xillybus interface file. The third block represents the main module which resolves ADC - PC communication itself. The last block is activated after ADC configuration. 
270
Several tasks in our design are performed by FPGA. Firstly, FPGA prepares a sampling clock for ADCdual01A modules this task is separate block in FPGA and runs asynchronously compared to other logical circuits. The second block is a SPI configuration module, which sends the content of configuration registers to the ADC modules after opening of Xillybus interface file. The third block represents the main module which resolves ADC - PC communication itself. The last block is activated after ADC configuration. 
271
 
271
 
272
Communication over PCIe is managed by proprietary IP Core and Xillybus driver, which transfers data from FPGA registers to host PC. Data appear in system device file named  "/dev/xillybus_data2_r" on the host computer. Binary data which appear in this file after its opening are described in the table below \ref[xillybus-interface].
272
Communication over PCIe is managed by proprietary IP Core and Xillybus driver, which transfers data from FPGA registers to host PC. Data appear in system device file named  "/dev/xillybus_data2_r" on the host computer. Binary data which appear in this file after its opening are described in the table below \ref[xillybus-interface].
273
 
273
 
274
\midinsert \clabel[xillybus-interface]{Grabber binary output format}
274
\midinsert \clabel[xillybus-interface]{Grabber binary output format}
275
\ctable {clllllllll}{
275
\ctable {clllllllll}{
276
\hfil
276
\hfil
277
 & \multispan9 \hfil 160bit packet \hfil \crl \tskip4pt
277
 & \multispan9 \hfil 160bit packet \hfil \crl \tskip4pt
278
Data name &  FRAME  & \multispan2 \hfil ADC1 CH1 \hfil & \multispan2 \hfil ADC1 CH2 \hfil & \multispan2  \hfil ADC2 CH1 \hfil & \multispan2 \hfil ADC2 CH2 \hfil  \cr
278
Data name &  FRAME  & \multispan2 \hfil ADC1 CH1 \hfil & \multispan2 \hfil ADC1 CH2 \hfil & \multispan2  \hfil ADC2 CH1 \hfil & \multispan2 \hfil ADC2 CH2 \hfil  \cr
279
Data type & uint32 & int16 & int16 & int16 & int16 & int16 & int16 & int16 & int16 \cr
279
Data type & uint32 & int16 & int16 & int16 & int16 & int16 & int16 & int16 & int16 \cr
280
Content & saw signal & $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ \cr
280
Content & saw signal & $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ &  $t1$ &  $t_{1+1}$ \cr
281
}
281
}
282
\caption/t System device "/dev/xillybus_data2_r" data format
282
\caption/t System device "/dev/xillybus_data2_r" data format
283
\endinsert
283
\endinsert
284
 
284
 
285
Detailed description of FPGA function can be found in \cite[fpga-middleware]
285
Detailed description of FPGA function can be found in \cite[fpga-middleware]
286
 
286
 
287
 
287
 
288
\secc Data reading and recording 
288
\secc Data reading and recording 
289
 
289
 
290
In order to read the data stream from the ADC drive, we use Gnuradio software. Gnuradio suite consists of gnuradio-companion which is a graphical tool for creating signal-flow graphs and generating flow-graph source code. This tool was used to create a basic RAW data grabber to record and interactively view the data stream output from ADC modules. 
290
In order to read the data stream from the ADC drive, we use Gnuradio software. Gnuradio suite consists of gnuradio-companion which is a graphical tool for creating signal-flow graphs and generating flow-graph source code. This tool was used to create a basic RAW data grabber to record and interactively view the data stream output from ADC modules. 
291
 
291
 
292
\midinsert
292
\midinsert
293
\picw=15cm \cinspic ./img/screenshots/Grabber.grc.png
293
\picw=15cm \cinspic ./img/screenshots/Grabber.grc.png
294
\caption/f An ADC recorder flow graph created in gnuradio-companion.
294
\caption/f An ADC recorder flow graph created in gnuradio-companion.
295
\endinsert
295
\endinsert
296
 
296
 
297
\midinsert
297
\midinsert
298
\picw=15cm \cinspic ./img/screenshots/Grabber_running.png
298
\picw=15cm \cinspic ./img/screenshots/Grabber_running.png
299
\caption/f User interface window of a running ADC grabber.
299
\caption/f User interface window of a running ADC grabber.
300
\endinsert
300
\endinsert
301
 
301
 
302
The interactive grabber-viewer user interface shows live oscilloscope-like time-value display for all data channels and live time-frequency scrolling display (a waterfall view) for displaying the frequency components of the grabbed signal. 
302
The interactive grabber-viewer user interface shows live oscilloscope-like time-value display for all data channels and live time-frequency scrolling display (a waterfall view) for displaying the frequency components of the grabbed signal. 
303
 
303
 
304
 
304
 
305
\sec Achieved parameters
305
\sec Achieved parameters
306
 
306
 
307
\secc ADC module parameters
307
\secc ADC module parameters
308
 
308
 
309
Two prototypes of ADC modules were assembled and tested. The first prototype, labeled ADC1, has LTC2190 ADC chip populated with LT6600-5 front-end operational amplifier. It also has a 1kOhm resistors populated on inputs which give it an ability of an internal attenuation of the input signal. The value of this attenuation $A$ is described by the following formula \ref[ADC1-gain]
309
Two prototypes of ADC modules were assembled and tested. The first prototype, labeled ADC1, has LTC2190 ADC chip populated with LT6600-5 front-end operational amplifier. It also has a 1kOhm resistors populated on inputs which give it an ability of an internal attenuation of the input signal. The value of this attenuation $A$ is described by the following formula \ref[ADC1-gain]
310
 
310
 
311
 
311
 
312
\label[ADC1-gain]
312
\label[ADC1-gain]
313
$$
313
$$
314
A = {806 \cdot R_1 \over R_1 + R_2}
314
A = {806 \cdot R_1 \over R_1 + R_2}
315
$$
315
$$
316
 
316
 
317
Where the letters stand for: 
317
Where the letters stand for: 
318
\begitems
318
\begitems
319
  * $A$ -  Gain of an input amplifier.
319
  * $A$ -  Gain of an input amplifier.
320
  * $R_1$ - Output impedance of signal source (usually 50 Ohm).
320
  * $R_1$ - Output impedance of signal source (usually 50 Ohm).
321
  * $R_2$ - Value of serial resistors at operational amplifier inputs.
321
  * $R_2$ - Value of serial resistors at operational amplifier inputs.
322
\enditems
322
\enditems
323
 
323
 
324
We have $R_2 = 1000 \Omega$ and $R_1 = 50 \Omega$ which imply that $A = 0.815$. That value of A is further confirmed by the measurement. 
324
We have $R_2 = 1000 \Omega$ and $R_1 = 50 \Omega$ which imply that $A = 0.815$. That value of A is further confirmed by the measurement. 
325
In our measurement setup we have H1012 Ethernet transformer connected to inputs of ADC. The transformer has a 10\% tolerance in impedance and amplification. We measured ADC saturation voltage of 705.7 mV (generator output) in this setup due to impedance mismatch and uncalibrated transformer gain. 
325
In our measurement setup we have H1012 Ethernet transformer connected to inputs of ADC. The transformer has a 10\% tolerance in impedance and amplification. We measured ADC saturation voltage of 705.7 mV (generator output) in this setup due to impedance mismatch and uncalibrated transformer gain. 
326
 
326
 
327
 
327
 
328
\midinsert
328
\midinsert
329
\clabel[ADC1-FFT]{ADC1 sine test FFT}
329
\clabel[ADC1-FFT]{ADC1 sine test FFT}
330
\picw=15cm \cinspic ./img/screenshots/ADC1_CH2_FFT.png
330
\picw=15cm \cinspic ./img/screenshots/ADC1_CH2_FFT.png
331
\caption/f Sine signal sampled by ADC1 module with LTC2190 and LT6600-5 devices.
331
\caption/f Sine signal sampled by ADC1 module with LTC2190 and LT6600-5 devices.
332
\endinsert
332
\endinsert
333
 
333
 
334
 
334
 
335
For ADC2 we have to use formula with a different constant \ref[ADC1-gain]. The ADC2 module has LT6600-2.5 amplifiers populated on it with gain equal to $A = 2.457$ and uses the same $R_2$ resistors. We measured saturation voltage of 380 mV (generator output) at channel 1 on this ADC. It is well in parameter tolerances  of used setup.   
335
For ADC2 we have to use formula with a different constant \ref[ADC1-gain]. The ADC2 module has LT6600-2.5 amplifiers populated on it with gain equal to $A = 2.457$ and uses the same $R_2$ resistors. We measured saturation voltage of 380 mV (generator output) at channel 1 on this ADC. It is well in parameter tolerances  of used setup.   
336
 
336
 
337
\label[ADC2-gain]
337
\label[ADC2-gain]
338
$$
338
$$
339
A = {1580 \cdot R_1 \over R_1 + R_2}
339
A = {1580 \cdot R_1 \over R_1 + R_2}
340
$$
340
$$
341
 
341
 
342
Where the letters stand for:
342
Where the letters stand for:
343
\begitems
343
\begitems
344
  * $A$ -  Gain of an input amplifier.
344
  * $A$ -  Gain of an input amplifier.
345
  * $R_1$ - Output impedance of signal source (usually 50 Ohm).
345
  * $R_1$ - Output impedance of signal source (usually 50 Ohm).
346
  * $R_2$ - Value of serial resistors at operational amplifier inputs.
346
  * $R_2$ - Value of serial resistors at operational amplifier inputs.
347
\enditems
347
\enditems
348
 
348
 
349
\midinsert
349
\midinsert
350
\clabel[ADC2-FFT]{ADC2 sine test FFT}
350
\clabel[ADC2-FFT]{ADC2 sine test FFT}
351
\picw=15cm \cinspic ./img/screenshots/ADC2_CH1_FFT.png
351
\picw=15cm \cinspic ./img/screenshots/ADC2_CH1_FFT.png
352
\caption/f Sine signal sampled by ADC2 module with LTC2271 and LT6600-2.5 devices.
352
\caption/f Sine signal sampled by ADC2 module with LTC2271 and LT6600-2.5 devices.
353
\endinsert
353
\endinsert
354
 
354
 
355
Computed FFT spectra for measured signal are shown in the images \ref[ADC2-FFT] and \ref[ADC1-FFT].  Both images confirm that ADCdual01A modules have input dynamical range of 80 dB at least. 
355
Computed FFT spectra for measured signal are shown in the images \ref[ADC2-FFT] and \ref[ADC1-FFT].  Both images confirm that ADCdual01A modules have input dynamical range of 80 dB at least. 
356
 
356
 
357
\chap Example of usage
357
\chap Example of usage
358
 
358
 
359
For additional validation of system characteristics a receiver setup has been constructed. 
359
For additional validation of system characteristics a receiver setup has been constructed. 
360
    
360
    
361
\sec Basic interferometric station
361
\sec Basic interferometric station
362
 
362
 
363
Interferometry station was chosen to serve as the most basic experimental setup. We connected the new data acquisition system to two SDRX01B receivers. Block schematics of the setup used is shown in image \ref[block-schematic]. Two ground-plane antennae were used and mounted outside the balcony at CTU building at location 50$^\circ$ 4\' 36.102\" N,  14$^\circ$ 25\' 4.170\" E. 
363
Interferometry station was chosen to serve as the most basic experimental setup. We connected the new data acquisition system to two SDRX01B receivers. Block schematics of the setup used is shown in image \ref[block-schematic]. Two ground-plane antennae were used and mounted outside the balcony at CTU building at location 50$^\circ$ 4\' 36.102\" N,  14$^\circ$ 25\' 4.170\" E. 
364
Antennae were equipped  by LNA01A amplifiers. All coaxial cables have the same length of 5 meters. Antennae were isolated by common mode ferrite bead mounted on cable to minimise the signal coupling between antennas. Evaluation system consists of SDGPSDO local oscillator subsystem used to tune the local oscillator frequency. 
364
Antennae were equipped  by LNA01A amplifiers. All coaxial cables have the same length of 5 meters. Antennae were isolated by common mode ferrite bead mounted on cable to minimise the signal coupling between antennas. Evaluation system consists of SDGPSDO local oscillator subsystem used to tune the local oscillator frequency. 
365
 
365
 
366
\midinsert
366
\midinsert
367
\clabel[block-schematic]{Receiver block schematic}
367
\clabel[block-schematic]{Receiver block schematic}
368
\picw=10cm \cinspic ./img/Coherent_UHF_SDR_receiver.png
368
\picw=10cm \cinspic ./img/Coherent_UHF_SDR_receiver.png
369
\caption/f Complete receiver block schematic of dual antenna interferometric station.
369
\caption/f Complete receiver block schematic of dual antenna interferometric station.
370
\endinsert
370
\endinsert
371
 
371
 
372
% doplnit schema skutecne pouziteho systemu
372
% doplnit schema skutecne pouziteho systemu
373
 
373
 
374
Despite of schematic diagram proposed on beginning of system description.... 
374
Despite of schematic diagram proposed on beginning of system description.... 
375
We used two separate oscillators -- one oscillator drives encode signal to ADCs still through FPGA based divider and other one drives SDRX01B mixer. 
375
We used two separate oscillators -- one oscillator drives encode signal to ADCs still through FPGA based divider and other one drives SDRX01B mixer. 
376
Reason for this modification is simplification of frequency tuning during experiment. It is because single oscillator may be used only with proper setting of FPGA divider, this divider may be modified only by recompilation of FPGA code and loading/flashing new FPGA schema. Due to fact that FPGA was connected to PCI express and kernel drivers and hardware must be reinitialized, reboot of PC is required.  Instead of this procedure, we set the FPGA divider to constant division of factor 30 and used another district oscillator for ADCdual01 sampling modules and for SDRX01B receiver. 
376
Reason for this modification is simplification of frequency tuning during experiment. It is because single oscillator may be used only with proper setting of FPGA divider, this divider may be modified only by recompilation of FPGA code and loading/flashing new FPGA schema. Due to fact that FPGA was connected to PCI express and kernel drivers and hardware must be reinitialized, reboot of PC is required.  Instead of this procedure, we set the FPGA divider to constant division of factor 30 and used another district oscillator for ADCdual01 sampling modules and for SDRX01B receiver. 
377
 
377
 
378
 
378
 
379
\midinsert
379
\midinsert
380
\clabel[meteor-reflection]{Meteor reflection}
380
\clabel[meteor-reflection]{Meteor reflection}
381
\picw=10cm \cinspic ./img/screenshots/observed_meteor.png
381
\picw=10cm \cinspic ./img/screenshots/observed_meteor.png
382
\caption/f Meteor reflection received by evaluation setup.
382
\caption/f Meteor reflection received by evaluation setup.
383
\endinsert
383
\endinsert
384
 
384
 
385
\midinsert
385
\midinsert
386
\clabel[phase-phase-difference]{Phase difference}
386
\clabel[phase-phase-difference]{Phase difference}
387
\picw=10cm \cinspic ./img/screenshots/phase_difference.png
387
\picw=10cm \cinspic ./img/screenshots/phase_difference.png
388
\caption/f Demonstration of phase difference between antennas.
388
\caption/f Demonstration of phase difference between antennas.
389
\endinsert
389
\endinsert
390
 
390
 
391
We use ACOUNT02A device for frequency checking on both local oscillators. 
391
We use ACOUNT02A device for frequency checking on both local oscillators. 
392
 
392
 
393
 
393
 
394
%\sec Simple passive Doppler radar
394
%\sec Simple passive Doppler radar
395
 
395
 
396
%\sec Simple polarimeter station
396
%\sec Simple polarimeter station
397
 
397
 
398
\chap Proposed final system
398
\chap Proposed final system
399
 
399
 
400
Construction of a final system which is supposed to be employed for real radioastronomy observations will be described. This chapter is mainly a theoretical analysis of data handling systems. Realization of these ideas might be possible as a part of our future development after we fully evaluate and test the current trial design. 
400
Construction of a final system which is supposed to be employed for real radioastronomy observations will be described. This chapter is mainly a theoretical analysis of data handling systems. Realization of these ideas might be possible as a part of our future development after we fully evaluate and test the current trial design. 
401
 
401
 
402
The system requires proper handling of huge amounts of data and either huge and fast storage capacity is needed for store captured signal data, or enormous computational power is required for online data processing and filtering. Several hardware approach currently exist and are in use for data processing problem handling. Either powerful multi gigahertz CPUs, GPUs, FPGAs, or specially  constructed ASICs are used for this task.
402
The system requires proper handling of huge amounts of data and either huge and fast storage capacity is needed for store captured signal data, or enormous computational power is required for online data processing and filtering. Several hardware approach currently exist and are in use for data processing problem handling. Either powerful multi gigahertz CPUs, GPUs, FPGAs, or specially  constructed ASICs are used for this task.
403
 
403
 
404
\sec Custom design of FPGA board
404
\sec Custom design of FPGA board
405
 
405
 
406
In the beginning of the project, a custom design of FPGA interface board had been considered. This FPGA board should include PCI express interface and should sell at lower price than trial design. It should be compatible with MLAB which is further backward compatible with the existing or improved design of ADC modules. For a connection of FPGA board to another adapter board with PCIe we expect a use of a PCIe host interface. 
406
In the beginning of the project, a custom design of FPGA interface board had been considered. This FPGA board should include PCI express interface and should sell at lower price than trial design. It should be compatible with MLAB which is further backward compatible with the existing or improved design of ADC modules. For a connection of FPGA board to another adapter board with PCIe we expect a use of a PCIe host interface. 
407
Thunderbolt technology standard was expected to be used in this PC to PCIe module which further communicate with MLAB compatible FPGA module. Thunderbolt chips are currently available on the market for reasonable prices \cite[thunderbolt-chips]. However, a problem lies in the accessibility to their specifications, as specification is only available for licensed users and Intel has a mass market oriented licensing policy, that makes this technology inaccessible for low quantity production. As a consequence, an external PCI Express cabling and expansion slots should be considered as a better solution, if we need preserve standard PC as main computational platform.
407
Thunderbolt technology standard was expected to be used in this PC to PCIe module which further communicate with MLAB compatible FPGA module. Thunderbolt chips are currently available on the market for reasonable prices \cite[thunderbolt-chips]. However, a problem lies in the accessibility to their specifications, as specification is only available for licensed users and Intel has a mass market oriented licensing policy, that makes this technology inaccessible for low quantity production. As a consequence, an external PCI Express cabling and expansion slots should be considered as a better solution, if we need preserve standard PC as main computational platform.
408
 
408
 
409
However, these PCI express external systems and cables are still very expensive. Take Opal Kelly XEM6110 \cite[fpga-pcie] as an example, with its price tag reaching 995 USD at time of writing of thesis.
409
However, these PCI express external systems and cables are still very expensive. Take Opal Kelly XEM6110 \cite[fpga-pcie] as an example, with its price tag reaching 995 USD at time of writing of thesis.
410
Therefore, a better solution probably needs to be found.
410
Therefore, a better solution probably needs to be found.
411
 
411
 
412
An interfacing problem will by  probably resolved by other than Intel ix86 architecture. Many ARM computers have risen on market due to increased demand of embedded technologies, which requires high computation capacity, low power consumption and small size -- especially smart phones. Many of those ARM based systems has interesting parameters for signal processing. This facts makes Intel's ix86 architecture unattractive for future project. 
412
An interfacing problem will by  probably resolved by other than Intel ix86 architecture. Many ARM computers have risen on market due to increased demand of embedded technologies, which requires high computation capacity, low power consumption and small size -- especially smart phones. Many of those ARM based systems has interesting parameters for signal processing. This facts makes Intel's ix86 architecture unattractive for future project. 
413
 
413
 
414
\sec Parralella board computer
414
\sec Parralella board computer
415
 
415
 
416
Parallella is new product from Adapteva, Inc. \cite[parallella-board], this small supercomputer have been in development almost two years and only testing series of boards have been produced until now (first single-board computers with 16-core Epiphany chip were shipped December 2013) \cite[parallella-board]. This board have near ideal parameters for signal processing (provides around 50 GFLOPS of computational power). The board is equipped by Epiphany coprocessor which has 16 High Performance RISC CPU Cores,  Zynq-7020 FPGA with Dual ARM® Cortex™-A9 MPCore™ and 866 MHz operating frequency, 1GB RAM,  85K Logic Cells, 10/100/1000 Ethernet and OpenCL support \cite[parallella16-board]. Completely  this board provides  In addition of that this board consume only 3 Watts of power if both Zynq and Epiphany cores are running.     
416
Parallella is new product from Adapteva, Inc. \cite[parallella-board], this small supercomputer have been in development almost two years and only testing series of boards have been produced until now (first single-board computers with 16-core Epiphany chip were shipped December 2013) \cite[parallella-board]. This board have near ideal parameters for signal processing (provides around 50 GFLOPS of computational power). The board is equipped by Epiphany coprocessor which has 16 High Performance RISC CPU Cores,  Zynq-7020 FPGA with Dual ARM® Cortex™-A9 MPCore™ and 866 MHz operating frequency, 1GB RAM,  85K Logic Cells, 10/100/1000 Ethernet and OpenCL support \cite[parallella16-board]. Completely  this board provides  In addition of that this board consume only 3 Watts of power if both Zynq and Epiphany cores are running.     
417
 
417
 
418
Main disadvantage of Parralella board is is unknown lead time and absence of SATA interface or other interface for data storage connection. Fast data storage interface would be useful and allows bulk processing of captured data. Then a result from data processing will be sent over the Ethernet interface to data storage server.
418
Main disadvantage of Parralella board is is unknown lead time and absence of SATA interface or other interface for data storage connection. Fast data storage interface would be useful and allows bulk processing of captured data. Then a result from data processing will be sent over the Ethernet interface to data storage server.
419
 
419
 
420
\midinsert
420
\midinsert
421
\clabel[img-parallella-board]{Parallella board overview}
421
\clabel[img-parallella-board]{Parallella board overview}
422
\picw=15cm \cinspic ./img/ParallellaTopView31.png
422
\picw=15cm \cinspic ./img/ParallellaTopView31.png
423
\caption/f Top view on Parallella-16 board \cite[parallella16-board].
423
\caption/f Top view on Parallella-16 board \cite[parallella16-board].
424
\endinsert
424
\endinsert
425
 
425
 
426
If Parallella board will be used as radioastronomy data interface a new ADC interface module should be designed. Interfacing module will use four PEC connectors mounted on bottom of Parallella board. This doughter module should have MLAB compatible design and preferably constructed as separable modules for every Parallella's PEC connectors. 
426
If Parallella board will be used as radioastronomy data interface a new ADC interface module should be designed. Interfacing module will use four PEC connectors mounted on bottom of Parallella board. This doughter module should have MLAB compatible design and preferably constructed as separable modules for every Parallella's PEC connectors. 
427
 
427
 
428
\sec GPU based computational system 
428
\sec GPU based computational system 
429
 
429
 
430
A new GPU development board NVIDIA K1, shown in the following picture \ref[img-NVIDIA-K1], has recently been released. These boards are intended to be used in fields including computer vision, robotics, medicine, security or automotive industry. They have ideal parameters for signal processing for a relatively low price of 192 USD.  Unfortunately, they are currently only in pre-order release stage (in April 2014). 
430
A new GPU development board NVIDIA K1, shown in the following picture \ref[img-NVIDIA-K1], has recently been released. These boards are intended to be used in fields including computer vision, robotics, medicine, security or automotive industry. They have ideal parameters for signal processing for a relatively low price of 192 USD.  Unfortunately, they are currently only in pre-order release stage (in April 2014). 
431
 
431
 
432
\midinsert
432
\midinsert
433
\clabel[img-NVIDIA-K1]{NVIDIA Jetson TK1 Development Kit}
433
\clabel[img-NVIDIA-K1]{NVIDIA Jetson TK1 Development Kit}
434
\picw=15cm \cinspic ./img/Jetson_TK1_575px.jpg
434
\picw=15cm \cinspic ./img/Jetson_TK1_575px.jpg
435
\caption/f The NVIDIA Jetson TK1 Development Kit \url{https://developer.nvidia.com/jetson-tk1}.
435
\caption/f The NVIDIA Jetson TK1 Development Kit \url{https://developer.nvidia.com/jetson-tk1}.
436
\endinsert
436
\endinsert
437
 
437