Subversion Repositories svnkaklik

Rev

Rev 1086 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log

Rev 1086 Rev 1090
1
%% OPmac - REF file
1
%% OPmac - REF file
2
\Xpage{-1}
2
\Xpage{-1}
3
\Xpage{-2}
3
\Xpage{-2}
4
\Xpage{-3}
4
\Xpage{-3}
5
\Xpage{-4}
5
\Xpage{-4}
6
\Xpage{-5}
6
\Xpage{-5}
7
\Xpage{-6}
7
\Xpage{-6}
8
\Xpage{1}
8
\Xpage{1}
9
\Xchap{1}{Introduction }{1}
9
\Xchap{1}{Introduction }{1}
10
\Xsec{1.1}{Modern Radio astronomy receiver }{1}
10
\Xsec{1.1}{Current radioastronomy problems }{1}
11
\Xsecc{1.1.1}{Observation types }{1}
-
 
12
\Xpage{2}
11
\Xpage{2}
13
\Xsec{1.2}{Requirements }{2}
-
 
14
\Xsecc{1.2.1}{Sensitivity and noise number }{2}
-
 
15
\Xsecc{1.2.2}{Dynamic range }{2}
-
 
16
\Xsecc{1.2.3}{Bandwidth }{2}
-
 
17
\Xsec{1.3}{Current radioastronomy problems }{2}
12
\Xsec{1.2}{Modern Radio astronomy receiver }{2}
18
\Xpage{3}
13
\Xpage{3}
19
\Xchap{2}{Testing construction }{3}
14
\Xsecc{1.2.1}{Observation types }{3}
20
\Xsec{2.1}{Required parameters }{3}
15
\Xsec{1.3}{Required receiver parameters }{3}
-
 
16
\Xsecc{1.3.1}{Sensitivity and noise number }{3}
21
\Xsec{2.2}{Sampling frequency }{3}
17
\Xsecc{1.3.2}{Dynamic range }{3}
-
 
18
\Xsecc{1.3.3}{Bandwidth }{3}
22
\Xpage{4}
19
\Xpage{4}
-
 
20
\Xchap{2}{Testing construction }{4}
-
 
21
\Xsec{2.1}{Required parameters }{4}
-
 
22
\Xsec{2.2}{Sampling frequency }{4}
23
\Xsec{2.3}{System scalability }{4}
23
\Xsec{2.3}{System scalability }{4}
24
\Xsecc{2.3.1}{Differential signalling }{4}
-
 
25
\Xpage{5}
24
\Xpage{5}
-
 
25
\Xsecc{2.3.1}{Differential signalling }{5}
26
\Xsecc{2.3.2}{Phase matching }{5}
26
\Xsecc{2.3.2}{Phase matching }{5}
27
\Xsec{2.4}{System description }{5}
27
\Xsec{2.4}{System description }{5}
28
\Xsecc{2.4.1}{Frequency synthesis }{5}
28
\Xsecc{2.4.1}{Frequency synthesis }{5}
29
\Xfnote
29
\Xfnote
30
\Xsecc{2.4.2}{Signal cable connectors }{5}
30
\Xsecc{2.4.2}{Signal cable connectors }{5}
31
\Xpage{6}
31
\Xpage{6}
32
\Xfig{img-miniSAS-cable}{2.1}{Used miniSAS cable}
32
\Xfig{img-miniSAS-cable}{2.1}{Used miniSAS cable}
33
\Xlabel{img-miniSAS-cable}{2.1}
33
\Xlabel{img-miniSAS-cable}{2.1}
34
\Xsecc{2.4.3}{Signal integrity requirements }{6}
34
\Xsecc{2.4.3}{Signal integrity requirements }{6}
-
 
35
\Xsecc{2.4.4}{Design of ADC modules }{6}
35
\Xpage{7}
36
\Xpage{7}
36
\Xsecc{2.4.4}{Design of ADC modules }{7}
-
 
37
\Xsecc{2.4.5}{ADC selection }{7}
37
\Xsecc{2.4.5}{ADC selection }{7}
38
\Xpage{8}
-
 
39
\Xtab{ADC-types}{2.1}{Available ADC types}
38
\Xtab{ADC-types}{2.1}{Available ADC types}
40
\Xlabel{ADC-types}{2.1}
39
\Xlabel{ADC-types}{2.1}
-
 
40
\Xpage{8}
41
\Xsecc{2.4.6}{ADC modules interface }{8}
41
\Xsecc{2.4.6}{ADC modules interface }{8}
-
 
42
\Xsecc{2.4.7}{Output data format }{8}
-
 
43
\Xsec{2.5}{Achieved parameters }{8}
42
\Xpage{9}
44
\Xpage{9}
43
\Xsecc{2.4.7}{Output data format }{9}
45
\Xsecc{2.5.1}{Data reading and recording }{9}
44
\Xsec{2.5}{Achieved parameters }{9}
46
\Xsecc{2.5.2}{ADC module parameters }{9}
45
\Xpage{10}
47
\Xpage{10}
46
\Xsecc{2.5.1}{Data reading and recording }{10}
-
 
47
\Xsecc{2.5.2}{ADC module parameters }{10}
-
 
48
\Xpage{11}
48
\Xpage{11}
49
\Xpage{12}
49
\Xpage{12}
-
 
50
\Xchap{3}{Proposed final system }{12}
-
 
51
\Xsec{3.1}{Custom design of FPGA board }{12}
-
 
52
\Xsec{3.2}{Parralella board computer }{12}
-
 
53
\Xsec{3.3}{GPU based computational system }{12}
50
\Xpage{13}
54
\Xpage{13}
51
\Xchap{3}{Proposed final system }{13}
-
 
52
\Xsec{3.1}{Custom design of FPGA board }{13}
-
 
53
\Xsec{3.2}{Parralella board computer }{13}
-
 
54
\Xpage{14}
-
 
55
\Xsec{3.3}{GPU based computational system }{14}
-
 
56
\Xfig{img-NVIDIA-K1}{3.1}{NVIDIA Jetson TK1 Development Kit}
55
\Xfig{img-NVIDIA-K1}{3.1}{NVIDIA Jetson TK1 Development Kit}
57
\Xlabel{img-NVIDIA-K1}{3.1}
56
\Xlabel{img-NVIDIA-K1}{3.1}
-
 
57
\Xpage{14}
-
 
58
\Xchap{4}{Conclusion }{14}
-
 
59
\Xsec{4.1}{Possible future improvements }{14}
58
\Xpage{15}
60
\Xpage{15}
59
\Xchap{4}{Conclusion }{15}
61
\Xchap{A}{Circuit diagram of ADCdual01A module }{15}
-
 
62
\Xpage{16}
60
\Xsec{4.1}{Possible future improvements }{15}
63
\Xchap{B}{Circuit diagram of FMC2DIFF module }{16}
61
\Xpage{17}
64
\Xpage{17}
62
\Xchap{A}{Circuit diagram of ADCdual01A module }{17}
-
 
63
\Xpage{18}
65
\Xpage{18}
64
\Xchap{B}{Circuit diagram of FMC2DIFF module }{18}
-
 
65
\Xpage{19}
66
\Xpage{19}
66
\Xpage{20}
67
\Xpage{20}
67
\Xpage{21}
-
 
68
\Xpage{22}
-