Line 63... |
Line 63... |
63 |
\enditems
|
63 |
\enditems
|
64 |
|
64 |
|
65 |
MiniSAS connector was chosen as the best for use in connection multiple ADC modules. This miniSAS connector is compatible with existing SATA cabling system and agregates multiple SATA cables to single connector. Translation between SATA and miniSAS is achieved by SAS to SATA adapter cable. This cable is used in servers to connecting SAS controller to multiple SATA hard disc in RAID systems thus is commercially available.
|
65 |
MiniSAS connector was chosen as the best for use in connection multiple ADC modules. This miniSAS connector is compatible with existing SATA cabling system and agregates multiple SATA cables to single connector. Translation between SATA and miniSAS is achieved by SAS to SATA adapter cable. This cable is used in servers to connecting SAS controller to multiple SATA hard disc in RAID systems thus is commercially available.
|
66 |
One drawback is that miniSAS PCB connectors are mainufactured in SMT versions only. But outer metal housing of connector is standard trough hole type. This mechannical design should degrade durability of this connector type.
|
66 |
One drawback is that miniSAS PCB connectors are mainufactured in SMT versions only. But outer metal housing of connector is standard trough hole type. This mechannical design should degrade durability of this connector type.
|
67 |
|
67 |
|
- |
|
68 |
|
- |
|
69 |
\midinsert
|
- |
|
70 |
\picw=10cm \cinspic ./img/miniSAS_SATA_cable.jpg
|
- |
|
71 |
\caption/f A type of miniSAS cable similar to used.
|
- |
|
72 |
\endinsert
|
- |
|
73 |
|
- |
|
74 |
|
68 |
\secc Design of ADC modules
|
75 |
\secc Design of ADC modules
|
69 |
|
76 |
|
70 |
This modules have MLAB standard construction with four mounting holes in corner aligned in defined raster.
|
77 |
This modules have MLAB standard construction with four mounting holes in corner aligned in defined raster.
|
71 |
|
78 |
|
72 |
Data serial data output of ADC module should be connected directly to FPGA for basic primary signal processing. Used ADC chip has selectable bit width of data output bus thus output SATA connectors has signals arranged to contain a single bit from every ADC channel. This signal concept enables selection of proper bus bitwidth according to sampling rate. (Higher bus bitwidth downgrades signaling speed and vice versa.)
|
79 |
Data serial data output of ADC module should be connected directly to FPGA for basic primary signal processing. Used ADC chip has selectable bit width of data output bus thus output SATA connectors has signals arranged to contain a single bit from every ADC channel. This signal concept enables selection of proper bus bitwidth according to sampling rate. (Higher bus bitwidth downgrades signaling speed and vice versa.)
|
Line 187... |
Line 194... |
187 |
|
194 |
|
188 |
%\sec Simple passive Doppler radar
|
195 |
%\sec Simple passive Doppler radar
|
189 |
|
196 |
|
190 |
\chap Proposed final system
|
197 |
\chap Proposed final system
|
191 |
|
198 |
|
192 |
Construction of final system which should be used for real radioastronomy observations will be described. This chapter is mainly theoretical analysis of systems which should be used for data handling.
|
199 |
Construction of final system which should be used for real radioastronomy observations will be described. This chapter is mainly theoretical analysis of systems which should be used for data handling. Realisation of these ideas are planed for future development after full evaluation and testing of actual functional example design.
|
193 |
|
200 |
|
194 |
\sec Custom design of FPGA board
|
201 |
\sec Custom design of FPGA board
|
195 |
|
202 |
|
- |
|
203 |
In beginning of the project coustom design of FPGA interface board was supposed. This FPGA board should include PCI express interface and should have lower price than functional example construction. This board should have MLAB compatible design which is backward compatible with existing or improved design of ADC modules. For connection of this board an another adapter board with PCIe host interface was supposed.
|
- |
|
204 |
Thunderbolt technology standard was supposed for use in this PC to PCIe -> FPGA module. Thunderbolt chips are currently available on the market for reasonable prices. But specification for these devices are accessible for licensed users only and Intel has mass market oriented licensing policy, which makes this technology inaccessible for low quantity product design. In consequence of this external PCI Express cabling and expansion slots should be better solution.
|
- |
|
205 |
|
- |
|
206 |
But this systems and cables are still very expensive. For example (http://www.opalkelly.com/products/xem6110/) has price tag 995 USD at time of writing this thesis.
|
- |
|
207 |
Therefore better approach must be found.
|
- |
|
208 |
|
196 |
\sec Parralella board computer
|
209 |
\sec Parralella board computer
|
197 |
|
210 |
|
198 |
Parallella is gon
|
211 |
Parallella is gon
|
199 |
|
212 |
|
200 |
\sec GPU based computational system
|
213 |
\sec GPU based computational system
|