Subversion Repositories svnkaklik

Rev

Rev 1098 | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log

Rev 1098 Rev 1109
Line 19... Line 19...
19
\Xsecc{1.3.2}{Dynamic range }{3}
19
\Xsecc{1.3.2}{Dynamic range }{3}
20
\Xtab{ADC-dynamic-range}{1.1}{Dynamic range versus bit depth}
20
\Xtab{ADC-dynamic-range}{1.1}{Dynamic range versus bit depth}
21
\Xlabel{ADC-dynamic-range}{1.1}
21
\Xlabel{ADC-dynamic-range}{1.1}
22
\Xsecc{1.3.3}{Bandwidth }{3}
22
\Xsecc{1.3.3}{Bandwidth }{3}
23
\Xpage{4}
23
\Xpage{4}
24
\Xchap{2}{Trial design }{4}
-
 
25
\Xsec{2.1}{Required parameters }{4}
24
\Xsec{1.4}{Current status of receivers digitalization units }{4}
26
\Xsec{2.2}{Sampling frequency }{4}
25
\Xsecc{1.4.1}{Custom digitalization system }{4}
27
\Xsec{2.3}{System scalability }{4}
26
\Xsecc{1.4.2}{Modular digitalization systems }{4}
28
\Xpage{5}
27
\Xpage{5}
29
\Xsecc{2.3.1}{Differential signalling }{5}
-
 
30
\Xsecc{2.3.2}{Phase matching }{5}
-
 
31
\Xsec{2.4}{System description }{5}
-
 
32
\Xsecc{2.4.1}{Frequency synthesis }{5}
-
 
33
\Xfnote
-
 
34
\Xpage{6}
28
\Xpage{6}
-
 
29
\Xchap{2}{Trial design }{6}
35
\Xsecc{2.4.2}{Signal cable connectors }{6}
30
\Xsec{2.1}{Required parameters }{6}
36
\Xsecc{2.4.3}{Signal integrity requirements }{6}
31
\Xsec{2.2}{Sampling frequency }{6}
37
\Xsecc{2.4.4}{ADC modules design }{6}
32
\Xsec{2.3}{System scalability }{6}
38
\Xpage{7}
33
\Xpage{7}
-
 
34
\Xsecc{2.3.1}{Differential signaling }{7}
-
 
35
\Xsecc{2.3.2}{Phase matching }{7}
-
 
36
\Xsec{2.4}{System description }{7}
-
 
37
\Xsecc{2.4.1}{Frequency synthesis }{7}
-
 
38
\Xfnote
-
 
39
\Xpage{8}
-
 
40
\Xsecc{2.4.2}{Signal cable connectors }{8}
-
 
41
\Xsecc{2.4.3}{Signal integrity requirements \immediate \write 16{l.99 OPmac WARNING: duplicated label [diff-signaling], ignored.}\ignorespaces  }{8}
-
 
42
\Xlabel{diff-signaling}{2.4.4}
-
 
43
\Xsecc{2.4.4}{ADC modules design }{8}
-
 
44
\Xsecc{2.4.5}{ADC selection }{8}
-
 
45
\Xpage{9}
39
\Xfig{img-miniSAS-cable}{2.1}{Used miniSAS cable}
46
\Xfig{img-miniSAS-cable}{2.1}{Used miniSAS cable}
40
\Xlabel{img-miniSAS-cable}{2.1}
47
\Xlabel{img-miniSAS-cable}{2.1}
41
\Xsecc{2.4.5}{ADC selection }{7}
-
 
42
\Xpage{8}
48
\Xpage{10}
43
\Xtab{ADC-types}{2.1}{Available ADC types}
49
\Xtab{ADC-types}{2.1}{Available ADC types}
44
\Xlabel{ADC-types}{2.1}
50
\Xlabel{ADC-types}{2.1}
45
\Xsecc{2.4.6}{ADC modules interface }{8}
-
 
46
\Xsecc{2.4.7}{Output data format }{8}
-
 
47
\Xsec{2.5}{Achieved parameters }{8}
-
 
48
\Xpage{9}
-
 
49
\Xfig{VITA57-regions}{2.3}{VITA57 board geometry}
51
\Xfig{1-line-out}{2.2}{Single line ADC output signals}
50
\Xlabel{VITA57-regions}{2.3}
52
\Xlabel{1-line-out}{2.2}
51
\Xsecc{2.5.1}{Data reading and recording }{9}
-
 
52
\Xpage{10}
-
 
53
\Xpage{11}
53
\Xpage{11}
54
\Xsecc{2.5.2}{ADC module parameters }{11}
54
\Xsecc{2.4.6}{ADC modules interface }{11}
55
\Xpage{12}
55
\Xpage{12}
-
 
56
\Xfig{VITA57-regions}{2.4}{VITA57 board geometry}
-
 
57
\Xlabel{VITA57-regions}{2.4}
-
 
58
\Xsecc{2.4.7}{Output data format }{12}
-
 
59
\Xsec{2.5}{Achieved parameters }{12}
-
 
60
\Xsecc{2.5.1}{Data reading and recording }{12}
-
 
61
\Xsecc{2.5.2}{ADC module parameters }{12}
56
\Xpage{13}
62
\Xpage{13}
57
\Xchap{3}{Example of usage }{13}
-
 
58
\Xsec{3.1}{Basic interferometer station }{13}
-
 
59
\Xfig{meteor-reflection}{3.1}{Meteor reflection}
-
 
60
\Xlabel{meteor-reflection}{3.1}
-
 
61
\Xfig{phase-phase-difference}{3.2}{Phase difference}
-
 
62
\Xlabel{phase-phase-difference}{3.2}
-
 
63
\Xpage{14}
63
\Xpage{14}
64
\Xfig{block-schematic}{3.3}{Receiver block schematic}
64
\Xfig{ADC1-FFT}{2.7}{ADC1 sine test FFT}
65
\Xlabel{block-schematic}{3.3}
65
\Xlabel{ADC1-FFT}{2.7}
66
\Xpage{15}
66
\Xpage{15}
67
\Xchap{4}{Proposed final system }{15}
67
\Xfig{ADC2-FFT}{2.8}{ADC2 sine test FFT}
68
\Xsec{4.1}{Custom design of FPGA board }{15}
-
 
69
\Xsec{4.2}{Parralella board computer }{15}
68
\Xlabel{ADC2-FFT}{2.8}
70
\Xsec{4.3}{GPU based computational system }{15}
-
 
71
\Xpage{16}
69
\Xpage{16}
-
 
70
\Xchap{3}{Example of usage }{16}
-
 
71
\Xsec{3.1}{Basic interferometer station }{16}
72
\Xfig{img-NVIDIA-K1}{4.1}{NVIDIA Jetson TK1 Development Kit}
72
\Xfig{block-schematic}{3.1}{Receiver block schematic}
73
\Xlabel{img-NVIDIA-K1}{4.1}
73
\Xlabel{block-schematic}{3.1}
74
\Xpage{17}
74
\Xpage{17}
-
 
75
\Xfig{meteor-reflection}{3.2}{Meteor reflection}
-
 
76
\Xlabel{meteor-reflection}{3.2}
-
 
77
\Xfig{phase-phase-difference}{3.3}{Phase difference}
-
 
78
\Xlabel{phase-phase-difference}{3.3}
-
 
79
\Xpage{18}
75
\Xchap{5}{Conclusion }{17}
80
\Xchap{4}{Proposed final system }{18}
-
 
81
\Xsec{4.1}{Custom design of FPGA board }{18}
76
\Xsec{5.1}{Possible future improvements }{17}
82
\Xsec{4.2}{Parralella board computer }{18}
-
 
83
\Xsec{4.3}{GPU based computational system }{18}
77
\Xpage{19}
84
\Xpage{19}
78
\Xchap{A}{Circuit diagram of ADCdual01A module }{19}
85
\Xfig{img-NVIDIA-K1}{4.1}{NVIDIA Jetson TK1 Development Kit}
-
 
86
\Xlabel{img-NVIDIA-K1}{4.1}
79
\Xpage{20}
87
\Xpage{20}
-
 
88
\Xchap{5}{Conclusion }{20}
80
\Xchap{B}{Circuit diagram of FMC2DIFF module }{20}
89
\Xsec{5.1}{Possible future improvements }{20}
81
\Xpage{21}
90
\Xpage{21}
-
 
91
\Xchap{A}{Circuit diagram of ADCdual01A module }{21}
82
\Xpage{22}
92
\Xpage{22}
-
 
93
\Xchap{B}{Circuit diagram of FMC2DIFF module }{22}
83
\Xpage{23}
94
\Xpage{23}
84
\Xpage{24}
95
\Xpage{24}
-
 
96
\Xpage{25}
-
 
97
\Xpage{26}
-
 
98
\Xpage{27}
-
 
99
\Xchap{C}{Content of enclosed CD }{27}