Subversion Repositories svnkaklik

Rev

Rev 1084 | Go to most recent revision | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log

Rev 1084 Rev 1085
Line 5... Line 5...
5
\Xpage{-4}
5
\Xpage{-4}
6
\Xpage{-5}
6
\Xpage{-5}
7
\Xpage{-6}
7
\Xpage{-6}
8
\Xpage{1}
8
\Xpage{1}
9
\Xchap{1}{Introduction }{1}
9
\Xchap{1}{Introduction }{1}
10
\Xsec{1.1}{Typical Radio astronomy receiver }{1}
10
\Xsec{1.1}{Modern Radio astronomy receiver }{1}
11
\Xsec{1.2}{Requirements }{1}
-
 
12
\Xsecc{1.2.1}{Sensitivity }{1}
11
\Xsecc{1.1.1}{Observation types }{1}
13
\Xsecc{1.2.2}{Dynamic range }{1}
-
 
14
\Xsecc{1.2.3}{Bandwidth }{1}
-
 
15
\Xsec{1.3}{Current radioastronomy problems }{1}
-
 
16
\Xpage{2}
12
\Xpage{2}
17
\Xchap{2}{Testing construction }{2}
13
\Xsec{1.2}{Requirements }{2}
18
\Xsec{2.1}{Required parameters }{2}
14
\Xsecc{1.2.1}{Sensitivity and noise number }{2}
19
\Xsec{2.2}{Sampling frequency }{2}
15
\Xsecc{1.2.2}{Dynamic range }{2}
20
\Xsec{2.3}{System scalability }{2}
16
\Xsecc{1.2.3}{Bandwidth }{2}
-
 
17
\Xsec{1.3}{Current radioastronomy problems }{2}
21
\Xpage{3}
18
\Xpage{3}
-
 
19
\Xchap{2}{Testing construction }{3}
22
\Xsecc{2.3.1}{Differential signalling }{3}
20
\Xsec{2.1}{Required parameters }{3}
-
 
21
\Xsec{2.2}{Sampling frequency }{3}
23
\Xsecc{2.3.2}{Phase matching }{3}
22
\Xsec{2.3}{System scalability }{3}
24
\Xpage{4}
23
\Xpage{4}
25
\Xsec{2.4}{System description }{4}
-
 
26
\Xsecc{2.4.1}{Frequency synthesis }{4}
24
\Xsecc{2.3.1}{Differential signalling }{4}
27
\Xfnote
-
 
28
\Xsecc{2.4.2}{Signal connectors }{4}
25
\Xsecc{2.3.2}{Phase matching }{4}
29
\Xpage{5}
26
\Xpage{5}
-
 
27
\Xsec{2.4}{System description }{5}
30
\Xsecc{2.4.3}{Design of ADC modules }{5}
28
\Xsecc{2.4.1}{Frequency synthesis }{5}
-
 
29
\Xfnote
31
\Xsecc{2.4.4}{ADC selection }{5}
30
\Xsecc{2.4.2}{Signal connectors }{5}
32
\Xpage{6}
31
\Xpage{6}
33
\Xsecc{2.4.5}{ADC modules interface }{6}
32
\Xsecc{2.4.3}{Design of ADC modules }{6}
34
\Xpage{7}
33
\Xpage{7}
35
\Xsecc{2.4.6}{Output data format }{7}
34
\Xsecc{2.4.4}{ADC selection }{7}
36
\Xsec{2.5}{Achieved parameters }{7}
-
 
37
\Xpage{8}
35
\Xpage{8}
38
\Xsecc{2.5.1}{Data reading and recording }{8}
36
\Xsecc{2.4.5}{ADC modules interface }{8}
39
\Xpage{9}
37
\Xpage{9}
-
 
38
\Xsecc{2.4.6}{Output data format }{9}
-
 
39
\Xsec{2.5}{Achieved parameters }{9}
-
 
40
\Xsecc{2.5.1}{Data reading and recording }{9}
40
\Xsecc{2.5.2}{ADC module parameters }{9}
41
\Xsecc{2.5.2}{ADC module parameters }{9}
41
\Xpage{10}
42
\Xpage{10}
42
\Xpage{11}
43
\Xpage{11}
43
\Xchap{3}{Proposed final system }{11}
-
 
44
\Xsec{3.1}{Custom design of FPGA board }{11}
-
 
45
\Xsec{3.2}{Parralella board computer }{11}
-
 
46
\Xsec{3.3}{GPU based computational system }{11}
-
 
47
\Xpage{12}
44
\Xpage{12}
48
\Xchap{4}{Conclusion }{12}
-
 
49
\Xsec{4.1}{Possible future improvements }{12}
-
 
50
\Xpage{13}
45
\Xpage{13}
51
\Xchap{A}{Circuit diagram of ADCdual01A module }{13}
46
\Xchap{3}{Proposed final system }{13}
-
 
47
\Xsec{3.1}{Custom design of FPGA board }{13}
-
 
48
\Xsec{3.2}{Parralella board computer }{13}
-
 
49
\Xsec{3.3}{GPU based computational system }{13}
52
\Xpage{14}
50
\Xpage{14}
-
 
51
\Xchap{4}{Conclusion }{14}
-
 
52
\Xsec{4.1}{Possible future improvements }{14}
-
 
53
\Xpage{15}
-
 
54
\Xchap{A}{Circuit diagram of ADCdual01A module }{15}
-
 
55
\Xpage{16}
53
\Xchap{B}{Circuit diagram of FMC2DIFF module }{14}
56
\Xchap{B}{Circuit diagram of FMC2DIFF module }{16}