################################################################ Xilinx Core Generator version 14.3# Date: Tue May 6 10:43:16 2014################################################################# This file contains the customisation parameters for a# Xilinx CORE Generator IP GUI. It is strongly recommended# that you do not manually alter this file as it may cause# unexpected and unsupported behavior.################################################################# Generated from component: xilinx.com:ip:clk_wiz:3.6################################################################# BEGIN Project OptionsSET addpads = falseSET asysymbol = trueSET busformat = BusFormatAngleBracketNotRippedSET createndf = falseSET designentry = VHDLSET device = xc6vlx240tSET devicefamily = virtex6SET flowvendor = OtherSET formalverification = falseSET foundationsym = falseSET implementationfiletype = NgcSET package = ff1156SET removerpms = falseSET simulationfiles = BehavioralSET speedgrade = -1SET verilogsim = falseSET vhdlsim = true# END Project Options# BEGIN SelectSELECT Clocking_Wizard xilinx.com:ip:clk_wiz:3.6# END Select# BEGIN ParametersCSET calc_done=DONECSET clk_in_sel_port=CLK_IN_SELCSET clk_out1_port=CLK_OUT_6CSET clk_out1_use_fine_ps_gui=falseCSET clk_out2_port=CLK_OUT2CSET clk_out2_use_fine_ps_gui=falseCSET clk_out3_port=CLK_OUT3CSET clk_out3_use_fine_ps_gui=falseCSET clk_out4_port=CLK_OUT4CSET clk_out4_use_fine_ps_gui=falseCSET clk_out5_port=CLK_OUT5CSET clk_out5_use_fine_ps_gui=falseCSET clk_out6_port=CLK_OUT6CSET clk_out6_use_fine_ps_gui=falseCSET clk_out7_port=CLK_OUT7CSET clk_out7_use_fine_ps_gui=falseCSET clk_valid_port=CLK_VALIDCSET clkfb_in_n_port=CLKFB_IN_NCSET clkfb_in_p_port=CLKFB_IN_PCSET clkfb_in_port=CLKFB_INCSET clkfb_in_signaling=SINGLECSET clkfb_out_n_port=CLKFB_OUT_NCSET clkfb_out_p_port=CLKFB_OUT_PCSET clkfb_out_port=CLKFB_OUTCSET clkfb_stopped_port=CLKFB_STOPPEDCSET clkin1_jitter_ps=80.0CSET clkin1_ui_jitter=0.010CSET clkin2_jitter_ps=100.0CSET clkin2_ui_jitter=0.010CSET clkout1_drives=BUFGCSET clkout1_requested_duty_cycle=50.000CSET clkout1_requested_out_freq=100.000CSET clkout1_requested_phase=0.000CSET clkout2_drives=BUFGCSET clkout2_requested_duty_cycle=50.000CSET clkout2_requested_out_freq=100.000CSET clkout2_requested_phase=0.000CSET clkout2_used=falseCSET clkout3_drives=BUFGCSET clkout3_requested_duty_cycle=50.000CSET clkout3_requested_out_freq=100.000CSET clkout3_requested_phase=0.000CSET clkout3_used=falseCSET clkout4_drives=BUFGCSET clkout4_requested_duty_cycle=50.000CSET clkout4_requested_out_freq=100.000CSET clkout4_requested_phase=0.000CSET clkout4_used=falseCSET clkout5_drives=BUFGCSET clkout5_requested_duty_cycle=50.000CSET clkout5_requested_out_freq=100.000CSET clkout5_requested_phase=0.000CSET clkout5_used=falseCSET clkout6_drives=BUFGCSET clkout6_requested_duty_cycle=50.000CSET clkout6_requested_out_freq=100.000CSET clkout6_requested_phase=0.000CSET clkout6_used=falseCSET clkout7_drives=BUFGCSET clkout7_requested_duty_cycle=50.000CSET clkout7_requested_out_freq=100.000CSET clkout7_requested_phase=0.000CSET clkout7_used=falseCSET clock_mgr_type=MANUALCSET component_name=clk_125MHz_to_6MHzCSET daddr_port=DADDRCSET dclk_port=DCLKCSET dcm_clk_feedback=1XCSET dcm_clk_out1_port=CLK0CSET dcm_clk_out2_port=CLK0CSET dcm_clk_out3_port=CLK0CSET dcm_clk_out4_port=CLK0CSET dcm_clk_out5_port=CLK0CSET dcm_clk_out6_port=CLK0CSET dcm_clkdv_divide=2.0CSET dcm_clkfx_divide=1CSET dcm_clkfx_multiply=4CSET dcm_clkgen_clk_out1_port=CLKFXCSET dcm_clkgen_clk_out2_port=CLKFXCSET dcm_clkgen_clk_out3_port=CLKFXCSET dcm_clkgen_clkfx_divide=1CSET dcm_clkgen_clkfx_md_max=0.000CSET dcm_clkgen_clkfx_multiply=4CSET dcm_clkgen_clkfxdv_divide=2CSET dcm_clkgen_clkin_period=10.000CSET dcm_clkgen_notes=NoneCSET dcm_clkgen_spread_spectrum=NONECSET dcm_clkgen_startup_wait=falseCSET dcm_clkin_divide_by_2=falseCSET dcm_clkin_period=10.000CSET dcm_clkout_phase_shift=NONECSET dcm_deskew_adjust=SYSTEM_SYNCHRONOUSCSET dcm_notes=NoneCSET dcm_phase_shift=0CSET dcm_pll_cascade=NONECSET dcm_startup_wait=falseCSET den_port=DENCSET din_port=DINCSET dout_port=DOUTCSET drdy_port=DRDYCSET dwe_port=DWECSET feedback_source=FDBK_AUTOCSET in_freq_units=Units_MHzCSET in_jitter_units=Units_UICSET input_clk_stopped_port=INPUT_CLK_STOPPEDCSET jitter_options=UICSET jitter_sel=No_JitterCSET locked_port=LOCKEDCSET mmcm_bandwidth=OPTIMIZEDCSET mmcm_clkfbout_mult_f=6.000CSET mmcm_clkfbout_phase=0.000CSET mmcm_clkfbout_use_fine_ps=falseCSET mmcm_clkin1_period=8.000CSET mmcm_clkin2_period=10.0CSET mmcm_clkout0_divide_f=125.000CSET mmcm_clkout0_duty_cycle=0.500CSET mmcm_clkout0_phase=0.000CSET mmcm_clkout0_use_fine_ps=falseCSET mmcm_clkout1_divide=1CSET mmcm_clkout1_duty_cycle=0.500CSET mmcm_clkout1_phase=0.000CSET mmcm_clkout1_use_fine_ps=falseCSET mmcm_clkout2_divide=1CSET mmcm_clkout2_duty_cycle=0.500CSET mmcm_clkout2_phase=0.000CSET mmcm_clkout2_use_fine_ps=falseCSET mmcm_clkout3_divide=1CSET mmcm_clkout3_duty_cycle=0.500CSET mmcm_clkout3_phase=0.000CSET mmcm_clkout3_use_fine_ps=falseCSET mmcm_clkout4_cascade=falseCSET mmcm_clkout4_divide=1CSET mmcm_clkout4_duty_cycle=0.500CSET mmcm_clkout4_phase=0.000CSET mmcm_clkout4_use_fine_ps=falseCSET mmcm_clkout5_divide=1CSET mmcm_clkout5_duty_cycle=0.500CSET mmcm_clkout5_phase=0.000CSET mmcm_clkout5_use_fine_ps=falseCSET mmcm_clkout6_divide=1CSET mmcm_clkout6_duty_cycle=0.500CSET mmcm_clkout6_phase=0.000CSET mmcm_clkout6_use_fine_ps=falseCSET mmcm_clock_hold=falseCSET mmcm_compensation=ZHOLDCSET mmcm_divclk_divide=1CSET mmcm_notes=NoneCSET mmcm_ref_jitter1=0.010CSET mmcm_ref_jitter2=0.010CSET mmcm_startup_wait=falseCSET num_out_clks=1CSET override_dcm=falseCSET override_dcm_clkgen=falseCSET override_mmcm=falseCSET override_pll=falseCSET platform=lin64CSET pll_bandwidth=OPTIMIZEDCSET pll_clk_feedback=CLKFBOUTCSET pll_clkfbout_mult=4CSET pll_clkfbout_phase=0.000CSET pll_clkin_period=10.000CSET pll_clkout0_divide=1CSET pll_clkout0_duty_cycle=0.500CSET pll_clkout0_phase=0.000CSET pll_clkout1_divide=1CSET pll_clkout1_duty_cycle=0.500CSET pll_clkout1_phase=0.000CSET pll_clkout2_divide=1CSET pll_clkout2_duty_cycle=0.500CSET pll_clkout2_phase=0.000CSET pll_clkout3_divide=1CSET pll_clkout3_duty_cycle=0.500CSET pll_clkout3_phase=0.000CSET pll_clkout4_divide=1CSET pll_clkout4_duty_cycle=0.500CSET pll_clkout4_phase=0.000CSET pll_clkout5_divide=1CSET pll_clkout5_duty_cycle=0.500CSET pll_clkout5_phase=0.000CSET pll_compensation=SYSTEM_SYNCHRONOUSCSET pll_divclk_divide=1CSET pll_notes=NoneCSET pll_ref_jitter=0.010CSET power_down_port=POWER_DOWNCSET prim_in_freq=125CSET prim_in_jitter=0.010CSET prim_source=Global_bufferCSET primary_port=CLK_IN_125CSET primitive=MMCMCSET primtype_sel=MMCM_ADVCSET psclk_port=PSCLKCSET psdone_port=PSDONECSET psen_port=PSENCSET psincdec_port=PSINCDECCSET relative_inclk=REL_PRIMARYCSET reset_port=RESETCSET secondary_in_freq=100.000CSET secondary_in_jitter=0.010CSET secondary_port=CLK_IN2CSET secondary_source=Single_ended_clock_capable_pinCSET ss_mod_freq=250CSET ss_mode=CENTER_HIGHCSET status_port=STATUSCSET summary_strings=emptyCSET use_clk_valid=falseCSET use_clkfb_stopped=falseCSET use_dyn_phase_shift=falseCSET use_dyn_reconfig=falseCSET use_freeze=falseCSET use_freq_synth=trueCSET use_inclk_stopped=falseCSET use_inclk_switchover=falseCSET use_locked=falseCSET use_max_i_jitter=falseCSET use_min_o_jitter=falseCSET use_min_power=falseCSET use_phase_alignment=trueCSET use_power_down=falseCSET use_reset=falseCSET use_spread_spectrum=falseCSET use_spread_spectrum_1=falseCSET use_status=false# END Parameters# BEGIN Extra informationMISC pkg_timestamp=2012-05-10T12:44:55Z# END Extra informationGENERATE# CRC: 255c3699