################################################################ Xilinx Core Generator version 14.3# Date: Tue Apr 29 09:14:51 2014################################################################# This file contains the customisation parameters for a# Xilinx CORE Generator IP GUI. It is strongly recommended# that you do not manually alter this file as it may cause# unexpected and unsupported behavior.################################################################# Generated from component: xilinx.com:ip:fifo_generator:9.2################################################################# BEGIN Project OptionsSET addpads = falseSET asysymbol = trueSET busformat = BusFormatAngleBracketNotRippedSET createndf = falseSET designentry = VHDLSET device = xc6vlx240tSET devicefamily = virtex6SET flowvendor = OtherSET formalverification = falseSET foundationsym = falseSET implementationfiletype = NgcSET package = ff1156SET removerpms = falseSET simulationfiles = BehavioralSET speedgrade = -1SET verilogsim = falseSET vhdlsim = true# END Project Options# BEGIN SelectSELECT Fifo_Generator xilinx.com:ip:fifo_generator:9.2# END Select# BEGIN ParametersCSET add_ngc_constraint_axi=falseCSET almost_empty_flag=falseCSET almost_full_flag=falseCSET aruser_width=1CSET awuser_width=1CSET axi_address_width=32CSET axi_data_width=64CSET axi_type=AXI4_StreamCSET axis_type=FIFOCSET buser_width=1CSET clock_enable_type=Slave_Interface_Clock_EnableCSET clock_type_axi=Common_ClockCSET component_name=fifo_32x512CSET data_count=falseCSET data_count_width=9CSET disable_timing_violations=falseCSET disable_timing_violations_axi=falseCSET dout_reset_value=0CSET empty_threshold_assert_value=2CSET empty_threshold_assert_value_axis=1022CSET empty_threshold_assert_value_rach=1022CSET empty_threshold_assert_value_rdch=1022CSET empty_threshold_assert_value_wach=1022CSET empty_threshold_assert_value_wdch=1022CSET empty_threshold_assert_value_wrch=1022CSET empty_threshold_negate_value=3CSET enable_aruser=falseCSET enable_awuser=falseCSET enable_buser=falseCSET enable_common_overflow=falseCSET enable_common_underflow=falseCSET enable_data_counts_axis=falseCSET enable_data_counts_rach=falseCSET enable_data_counts_rdch=falseCSET enable_data_counts_wach=falseCSET enable_data_counts_wdch=falseCSET enable_data_counts_wrch=falseCSET enable_ecc=falseCSET enable_ecc_axis=falseCSET enable_ecc_rach=falseCSET enable_ecc_rdch=falseCSET enable_ecc_wach=falseCSET enable_ecc_wdch=falseCSET enable_ecc_wrch=falseCSET enable_read_channel=falseCSET enable_read_pointer_increment_by2=falseCSET enable_reset_synchronization=trueCSET enable_ruser=falseCSET enable_tdata=falseCSET enable_tdest=falseCSET enable_tid=falseCSET enable_tkeep=falseCSET enable_tlast=falseCSET enable_tready=trueCSET enable_tstrobe=falseCSET enable_tuser=falseCSET enable_write_channel=falseCSET enable_wuser=falseCSET fifo_application_type_axis=Data_FIFOCSET fifo_application_type_rach=Data_FIFOCSET fifo_application_type_rdch=Data_FIFOCSET fifo_application_type_wach=Data_FIFOCSET fifo_application_type_wdch=Data_FIFOCSET fifo_application_type_wrch=Data_FIFOCSET fifo_implementation=Common_Clock_Block_RAMCSET fifo_implementation_axis=Common_Clock_Block_RAMCSET fifo_implementation_rach=Common_Clock_Block_RAMCSET fifo_implementation_rdch=Common_Clock_Block_RAMCSET fifo_implementation_wach=Common_Clock_Block_RAMCSET fifo_implementation_wdch=Common_Clock_Block_RAMCSET fifo_implementation_wrch=Common_Clock_Block_RAMCSET full_flags_reset_value=0CSET full_threshold_assert_value=510CSET full_threshold_assert_value_axis=1023CSET full_threshold_assert_value_rach=1023CSET full_threshold_assert_value_rdch=1023CSET full_threshold_assert_value_wach=1023CSET full_threshold_assert_value_wdch=1023CSET full_threshold_assert_value_wrch=1023CSET full_threshold_negate_value=509CSET id_width=4CSET inject_dbit_error=falseCSET inject_dbit_error_axis=falseCSET inject_dbit_error_rach=falseCSET inject_dbit_error_rdch=falseCSET inject_dbit_error_wach=falseCSET inject_dbit_error_wdch=falseCSET inject_dbit_error_wrch=falseCSET inject_sbit_error=falseCSET inject_sbit_error_axis=falseCSET inject_sbit_error_rach=falseCSET inject_sbit_error_rdch=falseCSET inject_sbit_error_wach=falseCSET inject_sbit_error_wdch=falseCSET inject_sbit_error_wrch=falseCSET input_data_width=32CSET input_depth=512CSET input_depth_axis=1024CSET input_depth_rach=16CSET input_depth_rdch=1024CSET input_depth_wach=16CSET input_depth_wdch=1024CSET input_depth_wrch=16CSET interface_type=NativeCSET output_data_width=32CSET output_depth=512CSET overflow_flag=falseCSET overflow_flag_axi=falseCSET overflow_sense=Active_HighCSET overflow_sense_axi=Active_HighCSET performance_options=Standard_FIFOCSET programmable_empty_type=No_Programmable_Empty_ThresholdCSET programmable_empty_type_axis=No_Programmable_Empty_ThresholdCSET programmable_empty_type_rach=No_Programmable_Empty_ThresholdCSET programmable_empty_type_rdch=No_Programmable_Empty_ThresholdCSET programmable_empty_type_wach=No_Programmable_Empty_ThresholdCSET programmable_empty_type_wdch=No_Programmable_Empty_ThresholdCSET programmable_empty_type_wrch=No_Programmable_Empty_ThresholdCSET programmable_full_type=No_Programmable_Full_ThresholdCSET programmable_full_type_axis=No_Programmable_Full_ThresholdCSET programmable_full_type_rach=No_Programmable_Full_ThresholdCSET programmable_full_type_rdch=No_Programmable_Full_ThresholdCSET programmable_full_type_wach=No_Programmable_Full_ThresholdCSET programmable_full_type_wdch=No_Programmable_Full_ThresholdCSET programmable_full_type_wrch=No_Programmable_Full_ThresholdCSET rach_type=FIFOCSET rdch_type=FIFOCSET read_clock_frequency=1CSET read_data_count=falseCSET read_data_count_width=9CSET register_slice_mode_axis=Fully_RegisteredCSET register_slice_mode_rach=Fully_RegisteredCSET register_slice_mode_rdch=Fully_RegisteredCSET register_slice_mode_wach=Fully_RegisteredCSET register_slice_mode_wdch=Fully_RegisteredCSET register_slice_mode_wrch=Fully_RegisteredCSET reset_pin=trueCSET reset_type=Synchronous_ResetCSET ruser_width=1CSET synchronization_stages=2CSET synchronization_stages_axi=2CSET tdata_width=64CSET tdest_width=4CSET tid_width=8CSET tkeep_width=4CSET tstrb_width=4CSET tuser_width=4CSET underflow_flag=falseCSET underflow_flag_axi=falseCSET underflow_sense=Active_HighCSET underflow_sense_axi=Active_HighCSET use_clock_enable=falseCSET use_dout_reset=trueCSET use_embedded_registers=falseCSET use_extra_logic=falseCSET valid_flag=trueCSET valid_sense=Active_HighCSET wach_type=FIFOCSET wdch_type=FIFOCSET wrch_type=FIFOCSET write_acknowledge_flag=falseCSET write_acknowledge_sense=Active_HighCSET write_clock_frequency=1CSET write_data_count=falseCSET write_data_count_width=9CSET wuser_width=1# END Parameters# BEGIN Extra informationMISC pkg_timestamp=2012-06-23T13:35:37Z# END Extra informationGENERATE# CRC: e2c6d431