Subversion Repositories svnkaklik

Rev

Rev 1116 | Rev 1125 | Go to most recent revision | Blame | Compare with Previous | Last modification | View Log | Download

\chap Conclusion 

Special design of scalable data-aquisition system was proposed. This system has parameters 

\sec Possible hardware improvements

PCB design of used modules might need more precise high speed optimization of differential pairs. Improvement in high-speed routing allows possible use of fastest ADC from  Linear Technology devices family.  Use of faster ADCs even improve range of possible usage. 


\secc ADC modules weakness

Several ADC module imperfections, such as useless separation of FRAME and DCO signal to two connectors, should be mitigated. And this two signals should be merged to one SATA connector. This modification removes one redundant SATA cable between analog to digital converter nest and between computational unit nest. 

\sec Possible software improvements

In future versions of device, the Xillybus IP core and interface should be swapped with an open-source alternative PCIe interfacing module or PCIe may be completely avoided.   


SPI configuration data read back should be implemented. 

\bibchap
\usebbl/c mybase