#### Master's thesis



**F**3

Faculty of Electrical Engineering Katedra měření

## Rychlý vícekanálový systém sběru dat pro radioastronomický přijímač

Jakub Kákona

June 2014

http://petr.olsak.net/ctustyle.html

### **Acknowledgement** / Declaration

Prohlašuji, že jsem předloženou práci vypracoval samostatně a že jsem uvedl veškeré použité informační zdroje v souladu s Metodickým pokynem o dodržování etických principů při přípravě vysokoškolských závěrečných prací.

V Praze dne 13. 13. 2013

iii Draft: 22. 4. 2014

## Abstrakt / Abstract

Klíčová slova: Keywords:

iv Draft: 22. 4. 2014

## / Contents

| <b>1</b> Introduction             |
|-----------------------------------|
| 1.1 Current radioastronomy        |
| problems1                         |
| 1.2 Typical Radio astronomy re-   |
| ceiver1                           |
| 1.3 Requirements                  |
| 1.3.1 Sensitivity                 |
| 1.3.2 Dynamic range1              |
| 1.3.3 Bandwidth1                  |
| 1.4 System requirements1          |
| 2 Testing construction            |
| 2.1 Required parameters2          |
| 2.2 Sampling frequency            |
| 2.3 System scalability            |
| 2.3.1 Differential signalling3    |
| 2.3.2 Phase matching3             |
| 2.4 System description            |
| 2.4.1 Frequency synthesis4        |
| 2.4.2 Signal connectors4          |
| 2.4.3 Design of ADC modules4      |
| 2.4.4 ADC modules interface 5     |
| 2.4.5 Output data format6         |
| 2.5 Achieved parameters6          |
| 2.5.1 Data reading and            |
| recording6                        |
| 2.6 Future improvements           |
| 3 Proposed final system           |
| 3.1 Custom design of FPGA board 8 |
| 3.2 Parralella board computer8    |
| 3.3 GPU based computational       |
| system                            |
| 4 Conclusion                      |
| A Circuit diagram of ADCdu-       |
| al01A module                      |
| B Circuit diagram of FMC2DIFF     |
|                                   |

## Chapter 1

### Introduction

test

1.1 Current radioastronomy problems

test

1.2 Typical Radio astronomy receiver

test

1.3 Requirements

test

1.3.1 Sensitivity

 $\operatorname{test}$ 

1.3.2 Dynamic range

test

1.3.3 Bandwidth

test

1.4 System requirements

From requirements mentioned above

The system requires proper handling of huge amount of data. -

## Chapter 2

#### **Testing construction**

#### 2.1 Required parameters

Wide dynamical range and high 3 intercept point are desired. The receiver must accept wide dynamic signals because classic radioastronomy signal in typically weak signal covered by strong man made noise signal.

#### 2.2 Sampling frequency

Sampling frequency is limited by technical constrains in testing construction design. This parameter is especially limited by sampling frequencies of analog to digital conversion chips accessible on market. Combination of required parameters – dynamic range which needs 16bit at least and minimum sampling frequency of 1 MSPS, leads to high end ADC chips. Which does not support such low sampling frequencies at all. Its minimum sampling frequency is 5 MSPS.

#### 2.3 System scalability

For analog channels scalability special parameters of ADC modules were needed. ADC module ideally needs separate output for each I/Q channel. ADC module must have separate inputs for sampling and for data output clocks. This parameters allows conduction of relatively low digital data rates. And digital signal can be conducted on long wires.

Clock signal will be handled specially in this scalable design. Selected ADC chip guaranteed defined clock skew between sampling and data output clock. This allows taking data and frame clocks from first ADC module only. Other data and frame clocks

from other ADC modules can be measured for diagnostic purposes. (Failure detection, jitter measurement etc.)

This system concept allows scalability technically limited by number of differential signals on host side, and its computational power. There is another advantage of scalable data acquisition system – economic reasons. Observatories or end user can pick choice how much money they are able to spent in radioastronomy receiver system. This option is especially useful for science sites without previous experience with radioastronomy observations.

#### 2.3.1 Differential signalling

This concept of scalable design requires relatively long traces between ADC and digital unit which captures the data and performs computations. Distance of digital processing unit and analog to digital conversion unit has advantage in noise retention typically produced by digital circuits. Those digital circuits such as FPGA or other flip-flops block and traces usually works on high frequencies and emits wideband noise with relatively low power. In such case any distance increase between noise source and analog signal source increase S/N significantly. But this distance also brings problems with digital signal transmission between ADC and computational unit. But this obstruction should be resolved easier in free space than on board routing. The high quality differential signalling shielded cables should be used. This technology have two advantages on PCB signal routing. It can use two wire twisting for leak inductance suppression of signal path. And this twisted pair may be additionally shielded by uninterrupted metal foil.

#### 2.3.2 Phase matching

For multiple antenna radioastronomy project, system phase stability is mandatory. It allows precise high resolution imaging of object.

High phase stability in this scalable design is achieved by centralised frequency generation and distribution with multi-output LVPECL hubs. These hubs have equiphased outputs for multiple devices.

This design ensures that all devices have access to defined phase and known frequency.

#### 2.4 System description

In this section testing system will be described.

#### 2.4.1 Frequency synthesis

Centralised topology was used for frequency synthesis. One precise high frequency and low jitter digital oscillator was used and other working frequencies are delivered by division from it. This central oscillator has software defined GPS disciplined control loop for frequency stabilisation.<sup>1</sup>) This method was used in order to meet modern requirements on radioastronomy equipment, which needs precise frequency and phase stability on wide area for effective radioastronomy imaging.

#### 2.4.2 Signal connectors

Several widely used and commercially easily accessible differential connectors were considered.

- HDMI
- SATA
- DisplayPort
- SAS/miniSAS

MiniSAS connector was chosen as the best for use in connection multiple ADC modules. This miniSAS connector is compatible with existing SATA cabling system. Translation between SATA and miniSAS is achieved by SAS to SATA adapter cable. This cable is used in servers to connecting SAS controller to multiple SATA hard disc in RAID systems.

#### 2.4.3 Design of ADC modules

For PCB layout KiCAD design suite was used. Used version has the CERN Push & Shove routing capability integrated but was slightly unstable and sometimes falls on

<sup>1)</sup> http://wiki.mlab.cz/doku.php?id=en:gpsdo SDGPSDO design was developed in parallel to this diploma thesis construction as related project, but it is not explicitly required by specification.

exception during routing. Design must be often saved due to this stability issues. But Open-source KiCAD works well compared to commercial solutions as MentorGraphics PADS or Cadence Orcad. And much better than widely used Eagle software.

New PCB footprints must be designed for FMC, SATA a and miniSAS connectors. These new footprints were committed to KiCAD github library repository. They are now publicly accessible from official KiCAD repository at GitHub.

#### 2.4.4 ADC modules interface

All two ADCdual01A modules was connected to FPGA ML605 board trough FMC2DIFF01A adapter board. Construction of this adapter module suppose FMC LPC connector. And this board is not MLAB compatible design. But this board is designed to meet VITA 57 standard specification for boards which uses zone 1 and zone 3. This specification guarantee compatibility with others FPGA board which has FMC LPC connector for mezzane cards. Schematic diagram of this adapter board is included in appendix.



Figure 2.1. Used FPGA ML605 development board.

Several SATA connectors and two miniSAS connectors are populated on this board. This set of connectors allows connection of any number of ADC modules in range of 1 to 8. ADC data outputs should be connected to the miniSAS connectors. Other supporting signal should be routed directly to SATA connectors on adapter.

Signal configuration used in testing construction is described in tables.

|           | 160bit packet |          |           |          |           |          |           |          |           |  |
|-----------|---------------|----------|-----------|----------|-----------|----------|-----------|----------|-----------|--|
| Data name | FRAME         | ADC1 CH1 |           | ADC1 CH2 |           | ADC2 CH1 |           | ADC2 CH2 |           |  |
| Data type | uint32        | int16    | int16     | int16    | int16     | int16    | int16     | int16    | int16     |  |
| Content   | saw signal    | t1       | $t_{1+1}$ | t1       | $t_{1+1}$ | t1       | $t_{1+1}$ | t1       | $t_{1+1}$ |  |

Table 2.1. System device /dev/xillybus\_data2\_r data format

#### 2.4.5 Output data format

#### 2.5 Achieved parameters

#### 2.5.1 Data reading and recording

For reading data stream from ADC driver Gnuradio software was used. Gnuradio suite consist gnuradio-companion which is a graphical tool for creating signal flow graphs and generating flow-graph source code. This tool was used to create basic RAW data grabber to record and interactive wiev data stream output from ADC modules.



Figure 2.2. ADC recorder flow graph created in gnuradio-companion.



Figure 2.3. User interface window of running ADC grabber.

Interactive graber wiewer user interface shows live osciloscope-like time-value display for all data channels and live time-frequency scrolling display (waterfall wiev) for displaying frequency components of grabbed signal.

#### 2.6 Future improvements

Several ADC module imperfections such as useless separation of FRAME and DCO signal to two connectors should be mitigated. And this two signals should be merged to one SATA connector. This modification removes one redundant SATA cable between analog to digital converter nest and between computational unit nest.

## Chapter 3

## **Proposed final system**

Construction of final system which should be used for real radioastronomy observations will be described. This chapter is mainly theoretical analysis of systems which should be used for data handling.

- 3.1 Custom design of FPGA board
- 3.2 Parralella board computer

Parallella is gon

3.3 GPU based computational system

# Chapter 4 Conclusion

Special design of scalable data-aquisition system was proposed. This system has parameters

## Appendix A

## Circuit diagram of ADCdual01A module



## ${\sf Appendix}\ B$

## Circuit diagram of FMC2DIFF module

