←Prev12Next→ Show All
Rev Age Author Path Log message Diff
3392 4233 d 23 h kaklik /Modules/Clock/CLKDIV01A/PCB/ Diff
3391 4233 d 23 h kaklik /Modules/Clock/CLKDIV01A/PCB/ prvni slusne zapojeni diferencialnich paru. Diff
3390 4233 d 23 h jacho /Modules/CommSerial/USBI2C01A/ Diff
3389 4234 d 0 h kaklik /Modules/Clock/CLKDIV01A/PCB/ otoceni a srovnani konektoru Diff
3388 4234 d 1 h kaklik /Modules/Clock/CLKDIV01A/ Diff
3387 4234 d 2 h kaklik /Modules/Clock/CLKDIV01A/ Diff
3386 4234 d 5 h kaklik /Modules/Clock/CLKDIV01A/ aktualizace podle noveho navrhu. Diff
3385 4234 d 21 h kaklik /Modules/Clock/CLKDIV01A/PCB/ zkouska zaroutovatelnosti. Diff
3384 4234 d 21 h kaklik /Modules/Clock/CLKDIV01A/ prvni schema a plosny spoj modulu delicky. Diff
3383 4235 d 0 h kaklik /Modules/ zalozeni noveho modulu pro delicku hodin. Diff
3381 4239 d 16 h kaklik /Modules/Sensors/ pridani kostry pro cteni referencniho tlakomeru. Diff
3376 4246 d 14 h kaklik /Modules/Sensors/ALTIMET01A/SW/Python/ testovaci program pro vycitani mereni ze sensoru. Diff
3375 4246 d 16 h kaklik /Modules/Sensors/ALTIMET01A/SW/ sensor testing. Diff
3374 4248 d 22 h kaklik /Modules/Sensors/ Diff
3373 4254 d 1 h kaklik / zlepseni dokumentace. Diff
3372 4254 d 2 h jacho /Modules/CommSerial/USBI2C01A/pdf/CP2112/ Diff
3371 4254 d 3 h kaklik / vylepseni dokumentace Diff
3370 4254 d 23 h kaklik / zalozeni dokumentacni slozky pro novy modul FPGA. Diff
3369 4256 d 15 h kaklik / vylepseni dokumentace. Diff
3368 4257 d 5 h kaklik / pridani zapomenutych souboru. Diff