Last modification
Rev 0 – kaklik – 3855 d 9 h
Log message
Pridani HDL zdrojovych kodu.
Path Blame Diff Log
/Designs/HAM Constructions/SDRX02B/HDL/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/comm/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/comm/spi_master_transmit.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/core_generator_ml605/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/core_generator_ml605/clk_125MHz_to_6MHz.xco Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/core_generator_ml605/fifo_32x512.xco Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/core_generator_ml605/fifo_32x512_dualclk_fwft.xco Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/core_generator_ml605/fifo_32x512_walmostfull.xco Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/fifo_related/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/fifo_related/fifo_to_enable.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/information/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/information/information_block.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/sychro1/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/sychro1/clock_divider.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/sychro1/up_counter.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/sychro1/up_counter_stdlv.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/xilly/ Log
/Designs/HAM Constructions/SDRX02B/HDL/modules/xilly/xilly_userlogiccmp_wrapper.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/ Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/bitslip_compensation.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/glue_data.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/information_data.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/iserdes_clock_generator.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/kakona_package.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/lo_divider_wrapper.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/multiplexer_from_fifos.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/myserdes_ddr.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/myserdes_ddr_wrapper.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/processing_block.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/saw_generator_wrapper.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/spi_transmitter_wrapper2.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/swap_endianness.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/userlogiccmp_template.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/xilly/ Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/xilly/xilly_toplevel.userlogiccmp_kakona.vhd Log
/Designs/HAM Constructions/SDRX02B/HDL/project_src/xillybus_ml605_kakona.ucf Log
/Designs/HAM Constructions/SDRX02B/HDL/README.txt Log